



# (11) EP 2 290 642 B1

(12)

# **EUROPEAN PATENT SPECIFICATION**

(45) Date of publication and mention of the grant of the patent:23.12.2015 Bulletin 2015/52

(51) Int Cl.: **G09G 3/30** (2006.01)

(21) Application number: 10179391.7

(22) Date of filing: 11.09.2002

# (54) Semiconductor device for a TFTdisplay matrix

Halbleiterschaltung für ein TFT-Displaymatrix Dispositif semiconducteur pour un panneau d'affichage TFT

(84) Designated Contracting States: **DE FI FR GB NL** 

(30) Priority: 21.09.2001 JP 2001290287 28.09.2001 JP 2001304643 27.05.2002 JP 2002152727

- (43) Date of publication of application: **02.03.2011 Bulletin 2011/09**
- (62) Document number(s) of the earlier application(s) in accordance with Art. 76 EPC: 02020442.6 / 1 296 310
- (73) Proprietor: Semiconductor Energy Laboratory Co., Ltd.
  Atsugi-shi, Kanagawa 243-0036 (JP)

(72) Inventor: Kimura, Hajime Atsugi-shi Kanagawa 243-0036 (JP)

(74) Representative: Grünecker Patent- und Rechtsanwälte
PartG mbB
Leopoldstraße 4
80802 München (DE)

(56) References cited:

EP-A- 1 003 150 WO-A1-01/26088

 DAWSON R M A ET AL: "The impact of the transient response of organic light emitting diodes on the design of active matrix OLED displays", IEEE, USA, 6 December 1998 (1998-12-06), pages 875-878, XP010321598, DOI: DOI:10.1109/IEDM.1998.746494 ISBN: 978-0-7803-4774-8

P 2 290 642 B1

Note: Within nine months of the publication of the mention of the grant of the European patent in the European Patent Bulletin, any person may give notice to the European Patent Office of opposition to that patent, in accordance with the Implementing Regulations. Notice of opposition shall not be deemed to have been filed until the opposition fee has been paid. (Art. 99(1) European Patent Convention).

#### Description

# **BACKGROUND OF THE INVENTION**

#### 1. Field of the Invention

**[0001]** The present invention relates to the structure of a semiconductor device. In particular, the present invention relates to the structure of an active matrix semiconductor device having a thin film transistor (hereinafter referred to as TFT) manufactured on an insulator such as glass or plastic. Further, the present invention relates to electronic equipment using this type of semiconductor device as a display portion.

# 2. Description of the Related Art

[0002] The development of self-light emitting display devices such as electroluminescence (EL) display devices and FEDs (field emission displays) has become active in recent years. The advantages of the self-light emitting display devices include their high visibility, their ability to be made thinner because a back light which is necessary for liquid crystal display devices (LCDs) and the like is not needed, and that there are almost no limitations on their angle of view.

[0003] The term EL element indicates an element having a light emitting layer in which luminescence generated by the application of an electric field can be obtained. There are light emission when returning to a base state from a singlet excitation state (fluorescence), and light emission when returning to a base state from a triplet excitation state (phosphorescence) in the light emitting layer, and a semiconductor device of the present invention may use either of the aforementioned types of light emission.

[0004] EL elements normally have a laminate structure in which a light emitting layer is sandwiched between a pair of electrodes (anode and cathode). A laminate structure having "an anode, a hole transporting layer, a light emitting layer, an electron transporting layer, and a cathode", proposed by Tang et al. of Eastman Kodak Company, can be given as a typical structure. This structure has extremely high efficiency light emission, and most of the EL elements currently being researched employ this structure.

**[0005]** Further, structures having the following layers laminated in order between an anode and a cathode also exist: a hole injecting layer, a hole transporting layer, a light emitting layer, and an electron transporting layer; and a hole injecting layer, a hole transporting layer, a light emitting layer, an electron transporting layer, and an electron injecting layer. Any of the above-stated structures may be employed as the EL element structure used in the semiconductor device of the present invention. Furthermore, fluorescent pigments and the like may also be doped into the light emitting layer.

[0006] All layers formed in EL elements between the

anode and the cathode are referred to generically as "EL layers" in this specification. The aforementioned hole injecting layer, hole transporting layer, light emitting layer, electron transporting layer, and electron injecting layer are all included in the category of EL layers, and light emitting elements structured by an anode, an EL layer, and a cathode are referred to as EL elements.

**[0007]** The structure of a pixel in a general semiconductor device is shown in Fig. 5. Note that an EL display device is used as an example of a typical semiconductor device. The pixel shown in Fig. 5 has a source signal line 501, a gate signal line 502, a switching TFT 503, a driver TFT 504, a storage capacitor 505, an EL element 506, and electric power sources 507 and 508.

[0008] The connective relationship between each portion is explained. The TFTs have three terminals, a gate, a source, and a drain, but it is difficult to clearly differentiate the source and the drain here due to the TFT structure. The explanation regarding connectivity between the elements is therefore given with one electrode, the source or the drain, referred to as a first electrode, and the other electrode referred to as a second electrode. The terms source, drain, and the like are used, however, when giving explanations about on and off states of the TFTs, the electric potential of each terminal, and the like. [0009] A gate electrode of the switching TFT 503 is connected to the gate signal line 502, and a first electrode of the switching TFT 503 is connected to the source signal line 501. A second electrode of the switching TFT 503 is connected to a gate electrode of the driver TFT 504. A first electrode of the driver TFT 504 is connected to the electric power source 507, and a second electrode of the driver TFT 504 is connected to one electrode of the EL element 506. The other electrode of the EL element 506 is connected to the electric power source 508. The storage capacitor 505 is connected between the gate electrode and the first electrode of the driver TFT 504, and stores the voltage between the gate and the source of the driver TFT 504.

[0010] If the electric potential of the gate signal line 502 changes and the switching TFT 503 turns on, then an image signal input to the source signal line 501 is input to the gate electrode of the driver TFT 504. The voltage between the gate and the source of the driver TFT 504, and the amount of electric current flowing between the source and the drain of the driver TFT 504 (hereinafter referred to as drain current), are determined in accordance with the electric potential of the input image signal. The electric current is supplied to the EL element 506, which emits light.

**[0011]** TFTs formed by using polysilicon (hereinafter referred to as P-Si) have a higher electric field mobility and a larger on current than TFTs formed by using amorphous silicon(hereinafter referred to as A-Si), and therefore are suitable as transistors used in semiconductor devices.

**[0012]** Conversely, TFTs formed by polysilicon have a problem point in that dispersion in their electrical char-

20

25

35

40

acteristics occurs easily due to defects in their crystal grain boundaries.

**[0013]** If there is dispersion per pixel in characteristics such as the TFT threshold value and the on current when the TFTs structure pixels like the one shown in Fig. 5, then there is a large difference in the amount of the drain current in the TFT in response to the input image signal, even for cases in which the same image signal is input, and thus there is dispersion in the brightness of the EL elements 506.

**[0014]** In order to solve this type of problem, a desired amount of electric current may be supplied to the EL elements, without dependence upon the TFT characteristics. Therefore, various types of electric current write-in pixels that can control the size of the electric current flowing in the EL elements, without being influenced by the TFT characteristics, have thus been proposed.

**[0015]** The term electric current write-in denotes a method in which an image signal input to pixels using source signal lines is input by electric current as opposed to the normal input by analog or digital voltage information. The value of the electric current to be supplied to the EL elements is set by a signal electric current on the outside, and an equivalent electric current thereto is made to flow in the pixels. This has the advantage that there is no influence due to dispersion in the TFT characteristics.

**[0016]** Several examples of typical electric current write-in pixels are shown below, and explanations are given regarding their structure, operation, and characteristics.

[0017] An example of a first structure is shown in Fig. 6. The pixel of Fig. 6 has a source signal line 601, first to third gate signal lines 602 to 604, an electric current supply line 605, TFTs 606 to 609, a storage capacitor 610, an EL element 611, and a signal electric current input current source 612.

[0018] A gate electrode of the TFT 606 is connected to the first gate signal line 602, a first electrode of the TFT 606 is connected to the source signal line 601, and a second electrode of the TFT 606 is connected to: a first electrode of the TFT 607, a first electrode of the TFT 608, and a first electrode of the TFT 609. A gate electrode of the TFT 607 is connected to the second gate signal line 603, and a second electrode of the TFT 607 is connected to a gate electrode of the TFT 608. A second electrode of the TFT 608 is connected to the electric current supply line 605. A gate electrode of the TFT 609 is connected to the third gate signal line 604, and a second electrode of the 609 is connected to an anode of the EL element 611. The storage capacitor 610 is connected between the gate electrode and an input electrode of the TFT 608, and stores the voltage between a gate and a source of the TFT 608. Predetermined electric potentials are input to the electric current supply line 605 and a cathode of the EL element 611, and the two have a mutual electric potential difference.

[0019] Operation from write-in of a signal electric cur-

rent to light emission is explained using Figs. 7A to 7E. Reference numerals used within the figures denoting each portion are based on those of Fig. 6. Figs. 7A to 7C show electric current flow schematically. Fig. 7D shows the relationship between the electric currents flowing in each pathway during write-in of the signal electric current, and Fig. 7E shows the voltage accumulating in the storage capacitor 610 during the same write-in of the signal electric current, namely the voltage between the gate and the source of the TFT 608.

[0020] First, pulses are input to the first gate signal line 602 and the second gate signal line 603, and the TFTs 606 and 607 turn on. The electric current flowing in the source signal line at this point, namely the signal electric current, is taken as  $I_{data}$ .

**[0021]** The electric current  $L_{data}$  flows in the source signal line, and therefore the electric current path within the pixel is divided into  $I_1$  and  $I_2$ , as shown in Fig. 7A. The relationship between the two is shown in Fig. 7D. Note that  $I_{data} = I_1 + I_2$ .

**[0022]** Electric charge is not yet stored in the storage capacitor 610 at the instant when the TFT 606 turns on, and therefore the TFT 608 is off. Consequently,  $I_2 = 0$ , and  $I_{data} = I_1$ . That is, electric current only flows due to the accumulation of electric charge in the storage capacitor 610 during this period.

**[0023]** Electric charge then accumulates gradually in the storage capacitor 610, and an electric potential difference starts to develop between both electrodes (see Fig. 7E). The TFT 608 turns on when the electric potential difference between both electrodes reaches Vth (point A in Fig. 7E), and  $I_2$  develops.  $I_{data} = I_1 + I_2$ , as discussed above, and therefore  $I_1$  is gradually reduced. Electric current still flows, and in addition, electric charge accumulates in the storage capacitor.

[0024] Electric charge continues to accumulate in the storage capacitor 610 until the electric potential difference between both electrodes in the storage capacitor 610, namely the voltage between the gate and the source of the TFT 608, becomes a desired voltage, that is, becomes a voltage (VGS) at which the TFT 608 causes as much as possible for the electric current  $I_{data}$  to flow. When the accumulation of electric charge is then complete (point B in Fig. 7E), the electric current  $I_2$  stops flowing, and in addition, an electric current corresponding to VGS flows in the TFT 608 at this point, and  $I_{data} = I_2$  (see Fig. 7B). Signal write-in operations are thus complete. Selection of the first gate signal line 602 and the second gate signal line 603 is finally completed, and the TFTs 606 and 607 turn off.

**[0025]** Light emission operations are covered next. A pulse is input to the third gate signal line 604, and the TFT 609 turns on. The previously written in VGS is stored in the storage capacitor 610, and therefore the TFT 608 is on, and the electric current  $I_{data}$  flows from the electric current supply line 605. Thereby the EL element 611 emits light. If the TFT 608 is operated in the saturated region at this point, then  $I_{data}$  can continue to flow without

changing, even if the voltage between the source and the drain of the TFT 608 changes.

**[0026]** Fig. 17 shows a second structure example. A pixel of Fig. 17 has a source signal line 1701, first to third gate signal lines 1702 to 1704, an electric current supply line 1705, TFTs 1706 to 1709, a storage capacitor 1710, an EL element 1711, and a current source for inputting signal electric current 1712.

[0027] A gate electrode of the TFT 1706 is connected to the first gate signal line 1702, a first electrode of the TFT 1706 is connected to the source signal line 1701, and a second electrode of the TFT 1706 is connected to a first electrode of the TFT 1708 and a first electrode of the TFT 1709. A gate electrode of the TFT 1708 is connected to the second gate signal line 1703, and a second electrode of the TFT 1708 is connected to the electric current supply line 1705. A gate electrode of the TFT 1707 is connected to the third gate signal line 1704, a first electrode of the TFT 1707 is connected to a gate electrode of the TFT 1709, and a second electrode of the TFT 1707 is connected to a second electrode of the TFT 1709 and one electrode of the EL element 1711. The storage capacitor 1710 is connected between the gate electrode and a first electrode of the TFT 1709, and stores a voltage between a gate and a source of the TFT 1709. Predetermined electric potentials are input to the electric current supply line 1705 and to the other electrode of the EL element 1711, which thus have a mutual electric potential difference.

[0028] Operation from write-in of a signal electric current through light emission is explained using Figs. 18A to 18E. Reference numerals used within the figures denoting each portion are based on those of Fig. 17. Figs. 18A to 18C show electric current flow schematically. Fig. 18D shows the relationship between the electric currents flowing in each pathway during write-in of the signal electric current, and Fig. 18E shows the voltage accumulating in the storage capacitor 1710 during the same write-in of the signal electric current, namely the voltage between the gate and the source of the TFT 1709.

**[0029]** First, pulses are input to the first gate signal line 1702 and the third gate signal line 1704, and the TFTs 1706 and 1707 turn on. The electric current flowing in the source signal line 1701 at this point, namely the signal electric current, is taken as  $I_{data}$ .

**[0030]** The electric current  $I_{data}$  flows in the source signal line 1701, and therefore the electric current path within the pixel is divided into  $I_1$  and  $I_2$ , as shown in Fig. 18A. The relationship between the two is shown in Fig. 18D. Note that  $I_{data} = I_1 + I_2$ .

**[0031]** Electric charge is not yet stored in the storage capacitor 1710 at the instant when the TFT 1706 turns on, and therefore the TFT 1709 is off. Consequently,  $I_2 = 0$ , and  $I_{data} = I_1$ . That is, electric current only flows due to the accumulation of electric charge in the storage capacitor 1710 during this period.

**[0032]** Electric charge then accumulates gradually in the storage capacitor 1710, and an electric potential dif-

ference starts to develop between both electrodes (see Fig. 18E). The TFT 1709 turns on when the electric potential difference between both electrodes reaches Vth (point A in Fig. 18E), and  $I_2$  develops.  $I_{data} = I_1 + I_2$ , as discussed above, and therefore  $I_1$  is gradually reduced. Electric current still flows, and in addition, electric charge accumulates in the storage capacitor.

**[0033]** Electric charge continues to accumulate in the storage capacitor 1710 until the electric potential difference between both electrodes in the storage capacitor 1710, namely the voltage between the gate and the source of the TFT 1709, becomes a desired voltage, that is, becomes a voltage (VGS) at which the TFT 1709 causes as much as possible for the electric current  $I_{data}$  to flow. When the accumulation of electric charge is then complete (point B in Fig. 18E), the electric current  $I_1$  stops flowing, and in addition, an electric current corresponding to VGS flows in the TFT 1709 at this point, and  $I_{data} = I_2$  (see Fig. 18B). Signal write-in operations are thus complete. Selection of the first gate signal line 1702 and the third gate signal line 1704 is finally completed, and the TFTs 1706 and 1707 turn off.

**[0034]** A pulse is then input to the second gate signal line 1703, and the TFT 1708 turns on. The previously written in VGS is stored in the storage capacitor 1710 at this point, and therefore the TFT 1709 is on, and the electric current  $I_{data}$  flows from the electric current supply line 1705. The EL element 1711 thus emits light. If the TFT 1709 is operated in the saturated region at this point, then  $I_{data}$  can be made to flow without changing, even if there is some changes in the voltage between the source and the drain of the TFT 1709.

**[0035]** A third structure example is shown in Fig. 19. A pixel of Fig. 19 has a source signal line 1901, a first gate signal line 1902, a second gate signal line 1903, an electric current supply line 1904, TFTs 1905 to 1908, a storage capacitor 1909, an EL element 1910, and a current source for inputting signal electric current 1911.

[0036] A gate electrode of the TFT 1905 is connected to the first gate signal line 1902, a first electrode of the TFT 1905 is connected to the source signal line 1901, and a second electrode of the TFT 1906 is connected to a first electrode of the TFT 1906 and a first electrode of the TFT 1907. A gate electrode of the TFT 1906 is connected to the second gate signal line 1903, and a second electrode of the TFT 1906 is connected to a gate electrode of the TFT 1907 and a gate electrode of the TFT 1908. A second electrode of the TFT 1907 and a first electrode of the TFT 1908 are both connected to the electric current supply line 1904, and a second electrode of the TFT 1908 is connected to an anode of the EL element 1910. The storage capacitor 1909 is connected between the gate electrodes of the TFTs 1907 and 1908, and the second electrode of the TFT 1907 and the first electrode of the TFT 1908. The storage capacitor 1909 stores the voltage between a gate and a source of the TFT 1907 and the voltage between a gate and a source of the TFT 1908. Predetermined electric potentials are input to the

45

electric current supply line 1904 and a cathode of the EL element 1910, which thus have a mutual electric potential difference.

[0037] Operation from write-in of a signal electric current through light emission is explained using Figs. 20A to 20E. Reference numerals used within the figures denoting each portion are based on those of Fig. 19. Figs. 20A to 20C show electric current flow schematically. Fig. 20D shows the relationship between the electric currents flowing in each pathway during write-in of the signal electric current, and Fig. 20E shows the voltage accumulating in the storage capacitor 1909 during the same write-in of the signal electric current, namely the voltage between the gate and the source of the TFTs 1907 and 1908.

[0038] First, pulses are input to the first gate signal line 1902 and the second gate signal line 1903, and the TFTs 1905 and 1906 turn on. The electric current flowing in the source signal line 1901 at this point, namely the signal electric current, is taken as Data.

**[0039]** The electric current  $I_{data}$  flows in the source signal line 1901, and therefore the electric current path within the pixel is divided into  $I_1$  and  $I_2$ , as shown in Fig. 20A. The relationship between the two is shown in Fig. 20D. Note that  $I_{data} = I_1 + I_2$ .

**[0040]** Electric charge is not yet stored in the storage capacitor 1909 at the instant when the TFT 1905 turns on, and therefore the TFTs 1907 and 1908 are off. Consequently,  $I_2 = 0$ , and  $I_{data} = I_1$ . That is, electric current only flows due to the accumulation of electric charge in the storage capacitor 1909 during this period.

**[0041]** Electric charge then accumulates gradually in the storage capacitor 1909, and an electric potential difference starts to develop between both electrodes (see Fig. 20E). The TFT 1907 turns on when the electric potential difference between both electrodes reaches Vth (point A in Fig. 20E), and  $I_2$  develops.  $I_{data} = I_1 + I_2$ , as discussed above, and therefore  $I_1$  is gradually reduced. Electric current still flows, and in addition, electric charge accumulates in the storage capacitor.

**[0042]** The TFT 1907 is on here, and the TFT 1908 is also on, and electric current begins to flow. However, this electric current flows in an independent path as shown in Fig. 20A, and therefore the value of  $I_{data}$  does not change, and there is also no influence on  $I_1$  and  $I_2$ .

**[0043]** Electric charge continues to accumulate in the storage capacitor 1909 until the electric potential difference between both electrodes in the storage capacitor 1909, namely the voltage between the gates and the sources of the TFTs 1907 and 1908, becomes a desired voltage, that is, becomes a voltage (VGS) at which the TFT 1907 causes as much as possible for the electric current  $I_{data}$  to flow. When the accumulation of electric charge is then complete (point B in Fig. 20E), the electric current orresponding to VGS flows in the TFT 1907 at this point, and  $I_{data} = I_2$  (see Fig. 20B). Signal write-in operations are thus complete. Selection of the first gate signal line 1902 and the second gate signal line 1903 is finally

completed, and the TFTs 1905 and 1906 turn off.

**[0044]** An electric charge is stored in the storage capacitor 1909 at this point such that the flow of the electric current  $I_{data}$  in the TFT 1907 will impart as much voltage as possible between the gate and the source. The TFTs 1907 and 1908 form a current mirror, and therefore this voltage is also imparted to the TFT 1908 and electric current flows in the TFT 1908. This electric current is denoted by reference symbol  $I_{EL}$  in Figs. 20A to 20E.

**[0045]**  $I_{EL} = I_{data}$  provided that the gate length and the channel width of the TFT 1907 and the TFT 1908 are equal. That is, the relationship between the signal electric current  $I_{data}$  and the electric current  $I_{EL}$  flowing in the EL element can be determined by the method of determining the size of the TFTs 1907 and 1908 structuring the current mirror.

**[0046]** A merit of the electric current write-in shown in the above example is that a voltage between the gate and the source necessary for making the electric current  $I_{data}$  flow is stored in the storage capacitor 610, even for cases in which there is dispersion in the characteristics of the TFT 608 and the like. A desired electric current can therefore be accurately supplied to the EL element, and consequently it becomes possible to control dispersions in brightness caused by dispersion in the TFT characteristics.

[0047] Characteristics of each structure are shown in Table 1.

7 [Table 1]

[0048] First, consider the relationship between the signal electric current I<sub>data</sub> and the electric current I<sub>EL</sub> flowing in the EL element. Gray scales are expressed by the value of the electric current in semiconductor devices using an analog gray scale method, and therefore a large current flows for a high gray scale, and a small amount of current flows for a low gray scale. That is, the size of the write-in signal electric current differs by gray scale. In this case, a longer amount of time is thus needed for writing low gray scale signals into the pixels than for writing high gray scale signals into the pixels. Further, the current is small for low gray scale signals, and therefore they are very easily influenced by noise.

[0049] Next, consider the relationship between a current-voltage converter TFT, and a driver TFT. The current-voltage converter TFT is a TFT used for converting the signal electric current input from the source signal line into a voltage signal, and the driver TFT is a TFT for making current flow in accordance with the voltage stored in the storage capacitor. Figure numbers for the current-voltage converter TFT (denoted as converter TFT) and the driver TFT for each structure are shown in Table 1.

[0050] The fact that the converter TFT and the driver TFT are common means that common TFTs are used for write-in and light emission operations. The influence due to TFT dispersion is therefore small. On the other hand, for cases in which the converter TFT and the driver

15

20

25

30

35

40

45

TFT are different, as shown in the third structure, there is influence due to dispersion in the characteristics within the pixels.

[0051] Consider the signal electric current pathways next. The signal electric current flows from the electric current source to the electric current supply line, or from the electric current supply line to the electric current source, in the first structure and the third structure. On the other hand, the signal electric current flows from the electric current source through the EL element when the signal electric current is written in when using the second structure. The EL element itself becomes a load with this type of structure for cases in which a high gray scale signal is written in after the write-in of a low gray scale signal, and for cases in which the opposite operations are performed, and therefore it becomes necessary to lengthen the write-in time.

**[0052]** Furthermore, pixel control is performed using three gate signal lines per row of pixels for the first and the second structures, and therefore the aperture ratio is greatly reduced compared to a conventional semiconductor device.

#### SUMMARY OF THE INVENTION

**[0053]** An object of the present invention is to provide a semiconductor device capable of solving the various problem points discussed above, without increasing the number of signal lines.

**[0054]** One of the problems due to conventional electric current write-in type is that electric current flow for write-in of signal and the electric current flow in EL elements during light emission are the same size. That is, to solve the problem, the electric current flow for write-in signal can be made larger at all time than the electric current flow in EL element during light emission.

**[0055]** To make a difference between electric currents, a difference is given to the size of electric current flow in a transistor. In this embodiment, giving an attention to a gate length L, the gate length L of a transistor in which an electric current flowing during write-in of signal electric current is made shorter than the gate length L of a transistor in which electric current that is supplied to EL elements flowing during light emission. Thus, write-in is performed by having a larger electric current flow than the electric current flow in conventional EL elements. Therefore, it can solve the problem that a large amount of time is needed in case of low gray scale, and further, it can prevent the influence of a noise to a signal.

**[0056]** In addition, common transistors are used for a part of transistors during write-in and light emission so that the dispersion of transistor characteristics is hard to influence to luminance in comparison with using a structure in which different transistors are used during write-in and light emission. The present invention solves the problems with a semiconductor device as claimed in claim 1. Preferred embodiments are claimed in the dependent claims.

# **BRIEF DESCRIPTION OF THE DRAWINGS**

[0057] In the accompanying drawings:

Figs. 1A and 1B are diagrams showing Embodiment 1 of the present invention;

Figs. 2A to 2E are diagrams for explaining operation and electric current pathways during signal write-in and light emission for the pixels shown in Figs. 1A and 1B;

Figs. 3A to 3C are diagrams showing an example of an analog image signal input semiconductor device that may be used in the present invention;

Figs. 4A and 4B are diagrams showing an example of a digital image signal input semiconductor device that may be used in the present invention;

Fig. 5 is a diagram showing the structure of a pixel in a general semiconductor device according to the state-of-the-art;

Fig. 6 is a diagram showing the structure of a pixel in a typical electric current write-in semiconductor device according to the state-of-the-art;

Figs. 7A to 7E are diagrams showing operation and electric current pathways during signal write-in and light emission for the pixels shown in Fig. 6;

Fig. 8 is a diagram showing an example of the structure of a source signal line driver circuit in the semiconductor device shown in Figs. 3A to 3C;

Fig. 9 is a diagram showing an example of the structure of a source signal line driver circuit in the semiconductor device shown in Figs. 4A and 4B;

Fig. 10 is a diagram showing an example of the structure of a sampling circuit and an electric current converter circuit in the semiconductor device shown in Figs. 3A to 3C;

Fig. 11 is a diagram showing an example of the structure of a fixed electric current circuit in the semiconductor device shown in Figs. 4A and 4B;

Fig. 12 is a diagram showing an example of the structure of a source signal line driver circuit in the semiconductor device shown in Figs. 4A and 4B;

Fig. 13 is a diagram showing an example of the structure of an electric current setting circuit corresponding to 3-bit digital gray scales;

Figs 14A to 14D are diagrams showing a first com-

15

20

25

30

35

40

45

50

55

parative example of pixels having a structure that differs from Embodiment 1, their operation, and electric current pathways;

Figs. 15A to 15C are an external diagram and cross sectional diagrams, respectively, of a semiconductor device;

Figs. 16A to 16H are diagrams showing examples of electronic equipment capable of applying the present invention;

Fig. 17 is a diagram showing the structure of a pixel of a typical electric current write-in semiconductor device according to the state-of-the-art;

Figs. 18A to 18E are diagrams showing operation and electric current pathways during signal write-in and light emission for the pixel shown in Fig. 17;

Fig. 19 is a diagram showing the structure of a pixel of a typical electric current write-in semiconductor device according to the state-of-the-art;

Figs. 20A to 20E are diagrams showing operation and electric current pathways during signal write-in and light emission for the pixel shown in Fig. 19;

Figs. 21A to 21C are diagrams for explaining a process of manufacturing a semiconductor device;

Figs. 22A to 22C are diagrams for explaining the process of manufacturing a semiconductor device;

Figs. 23A and 23B are diagrams for explaining the process of manufacturing a semiconductor device;

Figs. 24A and 24B are diagrams showing second comparative examples of a pixel having structures in which display irregularities due to dispersion between adjacent TFTs are averaged;

Fig. 25 is a diagram for briefly explaining a method of driving the pixels shown in Figs. 24A and 24B, and explaining the structure of a driver circuit;

Figs. 26A and 26B are diagrams showing third comparative examples of a pixel having structures in which display irregularities due to dispersion between adjacent TFTs are averaged;

Figs. 27A and 27B are diagrams showing fourth comparative examples of pixels having structures in which display irregularities due to dispersion between adjacent TFTs are averaged;

Figs. 28A and 28B are diagrams showing a fifth comparative example;

Figs. 29A to 29E are diagrams for explaining operation and electric current pathways during signal write-in and light emission for a pixel shown in Figs. 28A ad 28B;

Figs. 30A to 30D are diagrams showing operation and electric current pathways during signal write-in and light emission for a sixth comparative example of a pixel having a structure that differs from that of the fifth comparative example;

Figs. 31A to 31D are diagrams showing operation and electric current pathways during signal write-in and light emission for a seventh comparative example of a pixel having a structure that differs from that of the fifth comparative example;

Figs. 32A to 32D are diagrams showing operation and electric current pathways during signal write-in and light emission for an eighth comparative example of a pixel having a structure that differs from that of the fifth comparative example;

Figs. 33A to 33D are diagrams showing operation and electric current pathways during signal write-in and light emission for a ninth comparative example of a pixel having a structure that differs from that of the fifth comparative example;

Figs. 34A and 34B are diagrams showing an example element layout and its equivalent circuit diagram, respectively;

Fig. 35 is a diagram showing a tenth comparative example for a pixel having a structure in which display irregularities due to dispersions between adjacent TFTs is averaged;

Figs. 36A to 36C are diagrams of cases of an eleventh comparative example in which a portion of the pixel structure shown in Figs. 1A and 1B is changed;

Figs. 37A to 37C are diagrams of cases in which a portion of the pixel structure shown in Figs. 28A and 28B is changed;

Figs. 38A to 38C are diagrams of cases in which a portion of the structure and the electric current pathways of the pixel shown in Figs. 14A to 14D is changed;

Figs. 39A and 39B are diagrams showing electric current pathways for the pixel shown in Figs. 33A to 33D; and

Figs. 40A to 40C are diagrams showing examples in which a portion of the pixel structure shown in Figs. 28A and 28B is changed.

# DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

**Embodiment 1** 

**[0058]** A structure of the present invention is shown in Fig. 1A. A pixel of Fig. 1A has a source signal line 101, first and second gate signal lines 102 and 103, an electric current supply line 104, a first switching element 105, a second switching element 106, a driver TFT 107, a converter and driver TFT 108, a storage capacitor 109, an EL element 110, and a current source for inputting signal electric current 111.

**[0059]** Note that the storage capacitor 109 may be formed as a capacitive element by using wirings, active layers, gate materials, and the like, with an insulating layer in between, and may also be eliminated by using a transistor gate capacitor instead. That is, provided that it has the capability to store the voltage between a gate and a source of the converter and driver TFT 108 for a required period of time, any structure may be used.

[0060] The first switching element 105 is controlled by the first gate signal line 102. A first electrode of the first switching element 105 is connected to the source signal line 101, a second electrode of the first switching element 105 is connected to a first electrode of the driver TFT 107 and a first electrode of the converter and driver TFT 108. The second switching element 106 is controlled by the second gate signal line 103. A first electrode of the second switching element 106 is connected to a gate electrode of the driver TFT 107 and a gate electrode of the converter and driver TFT 108, and a second electrode of the second switching element 106 is connected to the source signal line 101. A second electrode of the driver TFT 107 is connected to an anode of the EL element 110, and a second electrode of the converter and driver TFT 108 is connected to the electric current supply line 104. The storage capacitor 109 is connected between the gate electrode and the second electrode of the converter and driver TFT 108, and stores the voltage between a gate and a source of the converter and driver TFT 108. Predetermined electric potentials are input to the electric current supply line 104 and a cathode of the EL element 110, which thus have a mutual electric potential difference.

**[0061]** Note that it is preferable that the storage capacitor 109 be connected between the gate and the source of the converter and driver TFT 108.

**[0062]** The first and the second switching elements may be formed using TFTs having structures similar to those of other TFTs. An example in which the first switching element 105 and the second switching element 106 are formed by a switching TFT 155 and a storage TFT 156, respectively, is shown in Fig. 1B. The switching TFT 155 and the storage TFT 156 only work as switches for selecting conductivity or non-conductivity by turning on and off, and therefore no limitations are placed on their polarities.

[0063] Without being limited to Embodiment 1, there are no limitations placed on TFT polarity when using TFTs as switching elements. In addition, although transistors, in particular TFTs, are used here, transistors formed on single crystal silicon or SOI may also be used. [0064] Operation from signal electric current write-in to light emission is explained using Figs. 2A to 2E. Reference numerals denoting each portion within the figures are based on Figs. 1A and 1B. Figs. 2A to 2C show electric current flow schematically during signal input, completion of signal input, and light emission, respectively. Fig. 2D shows the relationship between the electric currents flowing in each pathway during write-in of the signal electric current, and Fig. 2E shows the voltage accumulating in the storage capacitor during the same write-in of the signal electric current, namely the voltage between the gate and the source of the TFT 108.

[0065] First, pulses are input to the first gate signal line 102 and the second gate signal line 103, and the switching TFT 155 and the storage TFT 156 turn on. The electric current flowing in the source signal line at this point is taken as  $I_{\rm data}$ .

[0066] The electric current  $I_{data}$  flows in the source signal line, and therefore the electric current pathway within the pixel is divided into  $I_1$  and  $I_2$ , as shown in Fig. 2A. The relationship between the two is shown in Fig. 2D. Note that  $I_{data} = I_1 + I_2$ . Further, the electric potential of the gate electrode of the driver TFT 107 becomes equal to the electric potential of an input electrode of the driver TFT 107 at this point due to the switching TFT 155 and the storage TFT 156 both being on. That is, the voltage between the gate and the source is zero, and therefore the driver TFT 107 turns itself off. If the driver TFT 107 is assumed to turn on in this state, then electric current flows in the EL element 111, and the electric current  $I_{data}$  cannot be set accurately.

**[0067]** Electric charge is not yet stored in the storage capacitor 109 at the instant when the switching TFT 155 turns on, and therefore the converter and driver TFT 108 is off. Consequently,  $I_2 = 0$ , and  $I_{data} = I_1$ . That is, electric current only flows due to the accumulation of electric charge in the storage capacitor 109 during this period.

**[0068]** Electric charge then accumulates gradually in the storage capacitor 109, and an electric potential difference starts to develop between both electrodes (see Fig. 2D). The converter and driver TFT 108 turns on when the electric potential difference between both electrodes exceeds Vth (point A in Fig. 2E), and  $I_2$  develops.  $I_{data} = I_1 + h$ , as discussed above, and therefore  $I_1$  is gradually reduced. Electric current still flows, and in addition, electric charge accumulates in the storage capacitor.

**[0069]** Electric charge continues to accumulate in the storage capacitor 109 until the electric potential difference between both electrodes in the storage capacitor 109, namely the voltage VGS between the gate and the source of the converter and driver TFT 108, becomes a desired voltage, that is, becomes a voltage (VGS) at which the converter and driver TFT 108 causes as much

55

as possible for the electric current  $I_{data}$  to flow. When the accumulation of electric charge is then complete (point B in Fig. 2E), the electric current  $I_1$  stops flowing, and in addition, an electric current corresponding to VGS flows in the converter and driver TFT 108 at this point, and  $I_{data} = I_2$  (see Fig. 2B). Selection of the second gate signal line 103 is then completed, the storage TFT 156 turns off, and signal write-in operations are completed.

[0070] Light emission operations are covered next. The switching TFT 155 turns off when selection of the first gate signal line 102 is complete. An electric current path from the electric current supply line to the switching TFT 105 and to the electric current source is thus cutoff, and therefore a portion of the electric charge stored in the storage capacitor 109 in order for the electric current  $I_{data}$  to flow in the converter and driver TFT 108 up to this point is transferred to the gate electrode of the driver TFT 107. The driver TFT 107 thus automatically turns on. Consequently, an electric current path from the electric current supply line to the converter and driver TFT 108 to the driver TFT 107 and to the EL element 110 develops as shown in Fig. 2C, and the electric current  $I_{EL}$  is made to flow. The EL element 110 thus emits light.

[0071] The gate electrode of the converter and driver TFT 108 and the gate electrode of the driver TFT 107 are connected, and therefore the converter and driver TFT 108 and the driver TFT 107 function as one multigate TFT at this point. Generally, if the gate length L in a TFT becomes longer, the drain current becomes smaller. In this case, the electric current is  $I_{data}$  finally made to flow only in the converter and driver TFT 108 during signal write-in operations, while the electric current is  $I_{EL}$  made to flow in the converter and driver TFT 108 and in the driver TFT 107 during light emission. The number of gate electrodes therefore becomes larger during light emission, the gate length L becomes longer as a result, and the relationship between the electric currents becomes  $I_{data} > I_{EL}$ .

[0072] Note that the channel width W of the driver TFT 107 and the channel width W of the converter and driver TFT 108 may have the same size, and may also differ. The relationship between the gate lengths L is also similar.

[0073] Signal write-in through light emission are performed in accordance with the aforementioned procedures. In accordance with the present invention, write-in can also be performed using the electric current  $I_{data}$ , which is greater than the electric current  $I_{EL}$  flowing in the EL element, during write-in for cases in which light is emitted by the EL element at a low gray scale. Trouble such as noise embedded in the signal electric current can therefore be avoided, and quick write-in operation becomes possible.

**[0074]** Further, the driver TFT 107 and the converter and driver TFT 108 operate as a multi-gate TFT during light emission, and therefore it is desirable that these TFTs have the same polarity. In addition, it is desirable that the polarity is p-channel for cases in which electric

current flows in the direction of Figs. 2A to 2E.

[0075] Note that the structure can easily be changed for cases in which the direction of the electric current flowing in the EL element 110 is opposite to that of Figs. 2A to 2E. This structure according to an eleventh comparative examle is shown in Figs. 36A to 36C. The polarity of the converter and driver TFT and the driver TFT is the reverse of the polarity used in Figs. Figs. 2A to 2E. The electric current pathways during signal electric current write-in and light emission are as shown in Figs. 36B and 36C.

**[0076]** In addition, the converter and driver TFT 108 is used during signal write-in and during light emission. That is, dispersion in the TFT characteristics can be made to influence signal write-in operations and light emission less by using a portion of common TFTs during signal write-in and light emission.

[0077] Further, a portion of the electric charge that has accumulated in the storage capacitor 109 is transferred to the gate electrode of the driver TFT 107 at the instant when light emission operations begin when moving from the state of Fig. 2B to the state of Fig. 2C. The voltage between the gate and the source of the TFT 108 stored in the storage capacitor 108 therefore becomes slightly smaller during light emission than the desired value during write-in. Consequently, the voltage between the gate and the source of the TFT moves very slightly in a direction making it more difficult for current to flow, and light emission of the element during black display due to a TFT off leak current can also be prevented for cases in which there is dispersion in the characteristics of the TFTs 107 and 108.

[0078] Note that, in Embodiment 1, the switching TFT 155 and the storage TFT 156 are controlled to turn on and off by the first gate signal line 102 and the second gate signal line 103, respectively. On and off control may be performed simultaneously for cases in which the EL element emits light immediately after completion of signal write-in. The number of gate signal lines can therefore be reduced by connecting the gate electrodes of the switching TFT 155 and the storage TFT 156 to the same gate signal line and performing control for cases in which the switching TFT 155 and the storage TFT 156 have the same polarity.

[0079] Note that, although the explanation is presented here under the assumption that the EL element 110 is used as the load driven by the driver TFT 107 and the converter and driver TFT 108, and that this is applied to the pixel of a light emitting device, the present invention is not limited to this use. That is, it is also possible to drive a load such as a diode, a transistor, a capacitor, a resistor, or a circuit in which these loads are combined. This is similar to the other embodiment modes and embodiments.

Comparative Example 5

[0080] Comparative Example 5 of the present inven-

55

35

tion is shown in Fig. 28A. A pixel of Fig. 28A has a source signal line 2801, first and second gate signal lines 2802 and 2803, an electric current supply line 2804, a first switching element 2805, a second switching element 2806, a driver TFT 2807, a converter and driver TFT 2808, a storage capacitor 2809, and an EL element 2810. Each source signal line has a current source for inputting signal electric current 2811.

[0081] Note that the storage capacitor 2809 may be formed as a capacitive element by using wirings, active layers, gate materials, and the like, with an insulating layer in between, and may also be eliminated by using a transistor gate capacitor instead. That is, provided that it has the capability to store the voltage between a gate and a source of the converter and driver TFT 2808 for a required period of time, any structure may be used.

[0082] The first switching element 2805 is controlled by the first gate signal line 2802. A first electrode of the first switching element 2805 is connected to the source signal line 2801, a second electrode of the first switching element 2805 is connected to a first electrode of the converter and driver TFT 2808 and a first electrode of the driver TFT 2807. The second switching element 2806 is controlled by the second gate signal line 2803. A first electrode of the second switching element 2806 is connected to the source signal line 2801, and a second electrode of the second switching element 2806 is connected to a gate electrode of the converter and driver TFT 2807 and a gate electrode of the driver TFT 2807. A second electrode of the driver TFT 2807 is connected to the electric current supply line 2804, and a second electrode of the converter and driver TFT 2808 is connected to one electrode of the EL element 2810. The storage capacitor 2809 is connected between the gate electrode and the second electrode of the converter and driver TFT 2808, and stores the voltage between a gate and a source of the converter and driver TFT 2808. Predetermined electric potentials are input to the electric current supply line 2804 and the other electrode of the EL element 2810, which thus have a mutual electric potential difference.

[0084] The first and the second switching elements may be formed using TFTs having structures similar to those of other TFTs. An example in which the first switching element 2805 and the second switching element 2806 are formed by a switching TFT 2855 and a storage TFT 2856, respectively, is shown in Fig. 28B. The switching TFT 2855 and the storage TFT 2856 only work as switches for selecting conductivity or non-conductivity by turning on and off, and therefore no limitations are placed on their polarities.

[0083] Note that it is preferable that the storage capac-

itor 2809 be connected between the gate and the source

of the converter and driver TFT 2808.

**[0085]** Operation from signal electric current write-in to light emission is explained using Figs. 29A to 29E. Reference numerals denoting each portion within the figures are based on Figs. 28A and 28B. Figs. 29A to 29C show electric current flow schematically during signal in-

put, completion of signal input, and light emission, respectively. Fig. 29D shows the relationship between the electric currents flowing in each pathway during write-in of the signal electric current, and Fig. 29E shows the voltage accumulating in the storage capacitor during the same write-in of the signal electric current, namely the voltage between the gate and the source of the TFT 2808. [0086] First, pulses are input to the first gate signal line 2802 and the second gate signal line 2803, and the switching TFT 2855 and the storage TFT 2856 turn on. A signal electric current is input to the source signal line 2801 at this point, and is taken as  $I_{\rm data}$ .

[0087] The electric current  $I_{data}$  flows in the source signal line 2801. There is an electric current pathway within the pixel as shown in Fig. 29A, and  $I_{data}$  follows this pathway, separated into  $I_1$  and  $I_2$ . Note that  $I_{data} = I_1 + I_2$ . Further, the electric potential of the gate electrode of the driver TFT 2807 becomes equal to the electric potential of the second electrode of the driver TFT 2807 at this point due to the switching TFT 2855 and the storage TFT 2856 both being on. That is, the voltage between the gate and the source becomes zero, and therefore the driver TFT 2807 turns itself off. If the driver TFT 2807 is assumed to turn on in this state, then electric current flows in the EL element 2810, and the electric current  $I_{data}$  cannot be set accurately.

[0088] Electric charge is not yet accumulates in the storage capacitor 2809 at the instant when the switching TFT 2855 turns on, and therefore the converter and driver TFT 2808 is off. Consequently,  $I_2 = 0$ , and  $I_{data} = I_1$ . That is, electric charge accumulates in the capacitor 2809 here, and a corresponding electric current is generated. [0089] Electric charge then accumulates gradually in the storage capacitor 2809, and an electric potential difference starts to develop between both electrodes. The converter and driver TFT 2808 turns on when the electric potential difference between both electrodes reaches Vth that is, a threshold value of the converter and driver TFT 2808 (point A in Fig. 29E), and  $I_2$  develops.  $I_{data} = I_1 +$ I<sub>2</sub>, as discussed above, and therefore I<sub>1</sub> is gradually reduced, but does not reach zero until the accumulation of electric charge in the storage capacitor 2809 is complete, and the electric current is still made to flow.

**[0090]** Electric charge continues to accumulate in the storage capacitor 2809 until the electric potential difference between both electrodes of the storage capacitor 2809, namely the voltage between the gate and the source of the converter and driver TFT 2808, becomes a desired voltage, that is, becomes a voltage (VGS) at which the converter and driver TFT 2808 causes as much as possible for the electric current  $I_{data}$  to flow. When the accumulation of electric charge is then complete (point B in Fig. 29E), the electric current  $I_1$  stops flowing, and in addition, an electric current corresponding to VGS flows in the converter and driver TFT 2808 at this point, and  $I_{data} = I_2$  (see Fig. 29B). Selection of the second gate signal line 2803 is then completed, and the storage TFT 2856 turns off. Selection of the first gate signal line 2802

25

40

45

is then complete, the switching TFT 2855 turns off, and signal write-in is complete.

[0091] Light emission operations are covered next. The switching TFT 2855 turns off when selection of the first gate signal line 2802 is complete. An electric current path from the source signal line 2801 to the switching TFT 2855 to the converter and driver TFT 2808 and to the EL element 2810 is thus cutoff, and therefore a portion of the electric charge stored in the storage capacitor 2809 in order for the electric current  $\boldsymbol{I}_{\text{data}}$  to flow in the converter and driver TFT 2808 up to this point is transferred to the gate electrode of the driver TFT 2807. The driver TFT 2807 thus automatically turns on. Consequently, an electric current pathway from the electric current supply line 2804 to the driver TFT 2807 to the converter and driver TFT 2808 and to the EL element 2810 develops as shown in Fig. 29C, and the light emitting electric current I<sub>FI</sub> is made to flow. The EL element 2810 thus emits light.

**[0092]** The gate electrode of the driver TFT 2807 and the gate electrode of the converter and driver TFT 2808 are connected, and therefore the two TFTs function as a multi-gate TFT at this point. Generally, if the gate length L in a TFT becomes longer, the drain current becomes smaller. In this case, the signal electric current is finally made to flow only in the converter and driver TFT 2808 during signal electric current write-in operations, while the light emitting electric current is made to flow in the driver TFT 2807 and in the converter and driver TFT 2808 during light emission. The number of gate electrodes therefore becomes larger during light emission, the gate length L becomes longer as a result, and the relationship between the electric currents becomes  $I_{\rm data} > I_{\rm EL}$ .

[0093] Note that the channel width W of the driver TFT 2807 and the channel width W of the converter and driver TFT 2808 may have the same size, and may also differ. The relationship between the gate lengths L is also similar.

**[0094]** Signal electric current write-in through light emission are performed in accordance with the aforementioned procedures. In accordance with the present invention, write-in can also be performed using the signal electric current  $I_{data}$ , which is greater than the light emitting electric current  $I_{EL}$ , during write-in for cases in which light is to be emitted by the EL element at a low gray scale. In addition, it becomes possible to shorten the amount of write-in time by performing write-in at a sufficiently large electric current, even if the EL element becomes a load.

[0095] Further, the driver TFT 2807 and the converter and driver TFT 2808 operate as a multi-gate TFT during light emission, and therefore it is desirable that these TFTs have the same polarity. In addition, it is desirable that the polarity be n-channel for cases in which electric current flows in the direction of Figs. 29A to 29E.

**[0096]** Furthermore, the structure can easily be changed for cases in which the direction of the electric current flowing in the EL element becomes opposite, similar to the explanation made in Embodiment 1. This struc-

ture is shown in Fig. 37A. The polarity of the converter and driver TFT and the driver TFT is the reverse of the polarity used in Figs. 29A to 29E. The electric current pathways during signal electric current write-in and light emission are as shown in Figs. 37B and 37B. Similar changes are also possible for subsequent embodiments in this specification, and therefore later explanations are

**[0097]** In addition, the converter and driver TFT 2808 is used during signal write-in and during light emission. That is, dispersion in the TFT characteristics can be made to influence signal write-in operations and light emission less by using a portion of common TFTs during signal write-in and light emission.

[0098] Further, a portion of the electric charge that has accumulated in the storage capacitor 2809 is transferred to the gate electrode of the driver TFT 2807 at the instant when light emission operations begin when moving from the state of Fig. 29B to the state of Fig. 29C. The voltage between the gate and the source of the TFT 2808 stored in the storage capacitor 2809 therefore becomes slightly smaller during light emission than the desired value during write-in. Consequently, the voltage between the gate and the source of the TFT moves very slightly in a direction making it more difficult for current to flow, and light emission of the element during black display due to a TFT off leak current can also be prevented for cases in which there is dispersion in the characteristics of the TFTs 2807 and 2808.

[0099] Note that, in Comparative Example 5, the switching TFT 2855 and the storage TFT 2856 are controlled to turn on and off by the first gate signal line 2802 and the second gate signal line 2803, respectively. On and off control may be performed simultaneously for cases in which the EL element emits light immediately after completion of signal write-in. The number of gate signal lines can therefore be reduced by connecting the gate electrodes of the switching TFT 2855 and the storage TFT 2856 to the same gate signal line and performing control for cases in which the switching TFT 2855 and the storage TFT 2856 have the same polarity.

**[0100]** A comparison in which the structures of Embodiment 1 and Comparative xample 5 of the present invention have been added to those of Table 1 is shown in Table 2.

[Table 2]

[0101] Further, the main point of the present invention is to receive the signal electric current input, perform storage of the electric current at an arbitrary timing, and to use the TFTs that become an electric current pathway as a multi-gate TFT during output sample and hold operations. Embodiment modes for pixels of an light emitting device using EL elements can typically be given in this specification, but the present invention is not limited to these uses in particular, and it is also effective to apply the present invention to analog circuits such as amplitude

25

35

40

converter circuits.

**Examples and Comparative Examples** 

**[0102]** Examples and comparative examples of the present invention are discussed below, wherein examples illustrates particular implementations of Embodiment 1 and comparative examples are intended to better understand embodiments..

# Example 1

[0103] The structure of a semiconductor device for performing display using an analog image signal for an image signal is explained in Example 1. An example of the structure of the semiconductor device is shown in Fig. 3A. There is a pixel portion 302, in which a plurality of pixels is arranged in a matrix shape, on a substrate 301. A source signal line driver circuit 303, and first and second gate signal line driver circuits 304 and 305 are in the periphery of the pixel portion 302. Although two gate signal line driver circuits are used in Fig. 3A, only one thereof need be used for cases in which it is not necessary to select a plurality of gate signal lines for pixel drive, as explained in the embodiment modes. Further, a structure in which the gate signal line driver circuits are disposed symmetrically at both ends of gate signal lines, and the gate signal lines are driven from both ends may also be used.

**[0104]** Signals input to the source signal line driver circuit 303, the first gate signal line driver circuit 304, and the second gate signal line driver circuit 305 are supplied from the outside through a flexible printed circuit (FPC) 306

**[0105]** An example of the structure of the source signal line driver circuit is shown in Fig. 3B. The source signal line driver circuit is for performing display using an analog image signal as an image signal, and has a shift register 311, a buffer 312, a sampling circuit 313, and an electric current converter circuit 314. Level shifters and the like not shown in particular in the figure may also be added when necessary.

**[0106]** Operation of the source signal line driver circuit is explained next. A detailed structure is shown in Fig. 8, which will be referred to.

**[0107]** A shift register 801 is made by using a plurality of stages of flip flop circuits (FF) or the like, and inputs a clock signal (S-CLK), a clock inverted signal (S-CLKb) and a start pulse (S-SP). Sampling pulses are output one after another in accordance with the timing of these signals.

**[0108]** The sampling pulses output from the shift register 801 are input to the sampling circuit after being amplified through a buffer 802 and the like. A sampling circuit 803 is made using a plurality of stages of sampling switches (SW), and performs sampling of a certain column of the image signal in accordance with the timing of the input sampling pulses. Specifically, the sampling switch-

es turn on when the sampling pulses are input to the sampling switches, and the electric potential of the image signal at that point is input to an electric current converter circuit 804 through the sampling switches.

**[0109]** The electric current converter circuit 804 is made using a plurality of stages of electric current setting circuits 810, and outputs a predetermined electric current to source signal lines ( $S_i$ , where  $1 \le i \le n$ ) in accordance with the sampled image signal. Operation of the electric current setting circuits 810 is explained below using Fig. 10.

[0110] Fig. 10 is a diagram showing the structure of the sampling circuit and the electric current converter circuit. Operation of a sampling circuit 1001 is as discussed above. Althrough a sampling switch 1002 here uses one TFT, analog switches and the like structured by using an n-channel TFT and a p-channel TFT may also be used. [0111] An electric current converter circuit 1003 has an electric current output circuit 1004 and a reset circuit 1005, and converts a sampled voltage signal into an electric current signal. The image signal is input to the electric current output circuit 1004, and a predetermined signal electric current (I<sub>data</sub>) is output in accordance with the electric potential of the input image signal. The electric current output circuit is structured using an op-amp and a TFT in Fig. 10, but there are no limitations in particular with this structure. Other structures may also be used, provided that they are capable of outputting a predetermined signal electric current in accordance with the electric potential of an input signal.

**[0112]** The signal electric current output from the electric current output circuit 1004 is input to the reset circuit 1005. The reset circuit 1005 has analog switches 1006 and 1007, an inverter 1008, and an electric power source 1009.

**[0113]** The analog switches 1006 and 1007 are both controlled by using a reset signal (Res.) and a reset signal inverted by an inverter 1008, and operate such that one is off when the other one is on.

[0114] A reset signal is not input during normal writein, and therefore the analog switch 1006 is on, while the analog switch 1007 is off. The signal electric current output from the electric current output circuit 1004 is output to the source signal line at this point. On the other hand, the analog switch 1006 turns off if a reset signal is input, and the analog switch 1007 turns on. An electric potential imparted by the electric power source 1009 is applied as the electric potential of the source signal line, and the source signal line is reset. Note that the reset operation is performed in a horizontal return period or the like. Note also that it is preferable that the electric potential imparted from the electric power source 1009 be nearly equal to that of the electric current supply line in the pixel portion. That is, it is preferable that the amount of electric current flowing in the source signal line be able to be set to zero when the source signal line is reset.

**[0115]** An example of the structure of the gate signal line driver circuit is shown in Fig. 3C. The gate signal line

driver circuit has a shift register 321 and a buffer 322. Circuit operation is similar to that of the source signal line driver circuit, and the shift register 321 outputs pulses one after another in accordance with a clock signal and a start pulse. The pulses are input to the gate signal line after being amplified by the buffer 322, and one row at a time is placed in a selected state. The signal electric current is written in order from the source signal line into the pixel column controlled by the selected gate signal line. [0116] Note that, although a shift register having a plurality of flip flops is shown in the figures as an example of the shift register, structures in which it is possible to select the signal lines using a decoder or the like may also be used.

# Example 2

[0117] The structure of a semiconductor device for performing display using a digital image signal for an image signal is explained in Example 2. An example of the structure of the semiconductor device is shown in Fig. 4A. There is a pixel portion 402, in which a plurality of pixels is arranged in a matrix shape, on a substrate 401. A source signal line driver circuit 403, and first and second gate signal line driver circuits 404 and 405 are in the periphery of the pixel portion 402. Although two gate signal line driver circuits are used in Fig. 4A, only one thereof need be used for cases in which it is not necessary to select a plurality of gate signal lines for pixel drive, as explained in the embodiment modes. Further, a structure in which the gate signal line driver circuits are disposed symmetrically at both ends of gate signal lines, and the gate signal lines are driven from both ends may also be

**[0118]** Signals input to the source signal line driver circuit 403, the first gate signal line driver circuit 404, and the second gate signal line driver circuit 405 are supplied from the outside through a flexible printed circuit (FPC) 406.

**[0119]** An example of the structure of the source signal line driver circuit is shown in Fig. 4B. The source signal line driver circuit is for performing display using a digital image signal as an image signal, and has a shift register 411, a first latch circuit 412, a second latch circuit 413, and a fixed electric current circuit 414. Level shifters and the like not shown in particular in the figure may also be added when necessary.

**[0120]** The gate signal line driver circuits 404 and 405 may be similar to those shown in Embodiment 1, and therefore they are not shown in the figures here, and an explanation thereof is omitted.

**[0121]** Operation of the source signal line driver circuit is explained next. A detailed structure is shown in Fig. 9, which will be referred to.

**[0122]** A shift register 901 is made by using a plurality of stages of flip flop circuits (FF) or the like, and inputs a clock signal (S-CLK), a clock inverted signal (S-CLKb) and a start pulse (S-SP). Sampling pulses are output one

after another in accordance with the timing of these signals

**[0123]** The sampling pulses output from the shift register 901 are input to a first latch circuit 902. The digital image signal is input to the first latch circuit 902, and the digital image signal is stored in each stage in accordance with the timing at which the sampling pulses are input.

[0124] When storage of the digital image signal in the first latch circuit 902 is completed through the final stage, a latch pulse is input to a second latch circuit 903 during a horizontal return period, and the digital image signal stored in the first latch circuit 902 is transferred all at once to the second latch circuit 903. One row portion of the digital image signal stored in the second latch circuit 903 is then input to a fixed electric current circuit 904.

[0125] A sampling pulse is again output to the shift register 901 while the digital image signal stored in the second latch circuit 903 is input to the fixed electric current circuit 904. Processing of one frame portion of the image signal can be performed by repeating these operations. [0126] Fig. 11 is a diagram showing the structure of the fixed electric current circuit. The fixed electric current circuit has a plurality of stages of electric current setting circuits 1101. The electric current setting circuits 1101 formed in each stage output a predetermined signal electric current (I<sub>data</sub>) to a source signal line in accordance with 1 or 0 information in the digital image signal input from the second latch circuit.

**[0127]** The electric current setting circuit 1101 has a fixed electric current source 1102 for supplying the signal electric current, analog switches 1103 to 1106, inverters 1107 and 1108, and an electric power source 1109. The fixed electric current source 1102 is structured by an opamp and a TFT in Fig. 11, but there are no particular limitations placed on this structure.

**[0128]** The analog switches 1103 to 1106 are controlled to turn on and off by the digital image signal output from the second latch circuit 903. The analog switches 1103 and 1104 operate in a mutually exclusive manner, and when one is on, the other is off. Similarly, the analog switches 1105 and 1106 also operate in a mutually exclusive manner.

[0129] When the digital image signal stored in the second latch circuit 903 is 1, that is when it is H level, the analog switches 1103 and 1105 turn on, and the analog switches 1104 and 1106 turn off. The predetermined signal electric current therefore is made to flow from the fixed electric current source 1102, and is output to the source signal line through the analog switches 1103 and 1105.

**[0130]** On the other hand, if the digital image signal stored in the second latch circuit 903 is 0, that is when it is L level, the analog switches 1104 and 1106 turn on, and the analog switches 1103 and 1105 turn off. The signal electric current output from the fixed electric current source 1102 is not output to the source signal line, and falls to ground level through the analog switch 1104. The electric potential of the electric power source 1109,

45

35

40

however, is imparted to the source signal line through the analog switch 1106. Note that it is preferable that the electric potential of the electric power source 1109 be nearly equal to that of the electric current supply line in the pixel portion. That is, it is preferable that the electric current flowing in the source signal line can be set to zero when the digital image signal is L level.

**[0131]** The aforementioned operations are performed similarly over all stages with one horizontal period. The value of the signal electric current output to all of the source signal lines is thus determined.

**[0132]** Note that, although analog switches are used as the switches in the electric current setting circuit, other types of switches may also be used, such as transmission gates. Furthermore, another structure capable of selecting the signal lines by using a decoder or the like as a substitute for the shift register, as discussed in Example 1.

# Example 3

**[0133]** Display becomes two gray scales, white and black, in the semiconductor device using the digital image signal shown in Example 2. A driver circuit for similarly displaying multiple gray scales using a digital image signal is described in Embodiment 3.

**[0134]** Fig. 12 shows an example of the structure of a source signal line driver circuit for performing 3-bit digital gray scale display. The source signal line driver circuit operation is similar to the 1-bit source signal line driver circuit shown in Example 2, and it has a shift register 1201, a first latch circuit 1202, a second latch circuit 1203, and a fixed electric current circuit 1204. The fixed electric current circuit 1204 uses a plurality of electric current setting circuits 1210, similar to Example 2.

[0135] A 3-bit digital image signal is input bit by bit (digital data 1 to 3). The first latch circuit 1202 and the second latch circuit 1203 are arranged in parallel with the three bits, and perform storage operations of a three bit portion of the digital image signal simultaneously in accordance with a sampling pulse output from the shift register. The 3-bit digital image signal stored in the second latch circuit 1203 is input to the fixed electric current circuit 1204.

**[0136]** Fig. 13 shows an example of the structure of the electric current setting circuit structures the fixed electric current circuit of Example 3. An electric current setting circuit 1300 has TFTs 1301 to 1303, analog switches 1304 and 1305, inverters 1306 and 1307, a NOR circuit 1308, and electric power sources 1309 and 1310.

**[0137]** The 3-bits of the digital image signal are input to gate electrodes of the TFTs 1301 to 1303, respectively, and to the NOR circuit 1308. The TFTs each have different channel widths W, and their on electric current are set to have a ratio of 4:2:1.

**[0138]** When the digital image signal input to the gate electrodes of the TFTs 1301 to 1303 is 1, that is when it is H level, the TFTs turn on and a predetermined electric current is supplied to a source signal line. The electric

current supplied to the source signal line is the sum of the electric currents supplied through the TFTs 1301 to 1303, and the on electric current of each TFT have a ratio of 4:2:1, as stated above, and therefore the size of the electric current can be controlled in  $2^3$  stages, namely 8 stages.

[0139] If the digital image signal input to the gate electrodes of the TFTs 1301 to 1303 has all zeros, that is if it is L level, then all of the TFTs 1301 to 1303 turn off. On the other hand, H level is output from the NOR, the analog switch 1305 turns on, and the electric power source electric potential of the electric power source 1310 is imparted to the source signal line.

**[0140]** Further, if a reset signal (Res.) is input within a horizontal return period, then the analog switch 1304 turns on, and the electric power source electric potential of the electric power source 1309 is imparted to the source signal line.

**[0141]** It is preferable that the electric potential of the electric power sources 1309 and 1310 each be set to an electric potential similar to that of the electric current supply line of the pixel portion so that the amount of electric current flowing in the source signal line can be set to zero when the electric power source electric potential is imparted to the source signal line.

**[0142]** Gray scale display can thus be performed. Note that, although an example of a case of 3-bit digital gray scales is given in Embodiment 3, there are no particular limitations placed on the number of gray scales, and it is possible to implement Embodiment 3 by a similar method for cases in which a higher number of gray scales are displayed.

# Comparative Example 1

**[0143]** In the structure shown in Figs. 1A and 1B, the second electrode of the storage TFT 156 is connected to the source signal line 101. The storage TFT 156 may also be connected to an output electrode of a switching TFT 1401, and an input electrode of a driver TFT 1403 as shown in Fig. 14A.

**[0144]** Signal write-in and light emission operations are shown in Figs. 14B to 14D, but other than the fact that an electric current pathway  $I_2$  is slightly different from that of Figs. 1A and 1B, the operations are similar, and an explanation is therefore omitted here.

[0145] Further, by using a connection to a storage TFT 1402 as shown in Comparative Example 1, a semiconductor device driven by a time gray scale method using a digital image signal can use a storage TFT 1402 as a reset TFT. The voltage between a gate and a source of the driver TFT 1403 can be set to zero, turning the driver TFT 1403 off, by turning the storage TFT 1402 on after completing a light emission period. Light emission from an EL element stops as a result.

**[0146]** Note that although a detailed explanation regarding the time gray scale method is omitted here, the methods disclosed in JP 2001-5426 B and JP

25

2000-86968A may be referenced.

**[0147]** An example in which this structure is applied to an active matrix display device is shown in Figs. 34A and 34B. Fig. 34B is an example of actual element and wiring layout, and Fig. 34A is an equivalent circuit diagram reflecting the positional relationship between each element. Reference numerals within the figures are based upon Figs. 14A to 14D.

**[0148]** Note that similar operation is also possible using structures that differ from that of Figs. 14A to 14D. In short, a pathway like that of Fig. 38A may be established when the signal electric current is input, and a pathway like that of Fig. 38B may be established during light emission. The switching elements and the like may therefore be disposed such that their positions are not inconsistent with the aforementioned pathways, and connections such as those of Fig. 38C are also possible.

#### Example 4

**[0149]** In this embodiment, a manufacturing method of a semiconductor device is described. Typically, n-channel TFT and p-channel TFT that compose the driver circuit and TFT that is provided in the pixel portion are described. With respect to a part of TFT composing a pixel is not illustrated in particular, it can be formed in according to this example.

[0150] First, as shown in Fig. 21A, a base film 5002 formed of an insulating film such as a silicon oxide film, a silicon nitride film or a silicon oxynitride film is formed on a substrate 5001 formed of glass such as barium borosilicate glass or alumino borosilicate glass represented by #7059 glass and #1737 glass of Coning Corporation. For example, a silicon oxynitride film 5002a formed from SiH<sub>4</sub>, NH<sub>3</sub> and N<sub>2</sub>O by the plasma CVD method and having a thickness of from 10 to 200 nm (preferably 50 to 100 nm) is formed. Similarly, a hydrogenerated silicon oxynitride film formed from SiH<sub>4</sub> and N<sub>2</sub>O and having a thickness of from 10 to 200 nm (preferably 50 to 100 nm) is layered thereon. In this embodiment, the base film 5002 has a two-layer structure, but may also be formed as a single layer film of one of the above insulating films, or a laminate film having more than two layers of the above insulating films.

[0151] Island-like semiconductor layers 5003 to 5006 are formed from a crystalline semiconductor film obtained by conducting laser crystallization method or a known thermal crystallization method on a semiconductor film having an amorphous structure. These island-like semiconductor layers 5003 to 5006 each has a thickness of from 25 to 80 nm (preferably 30 to 60 nm). No limitation is put on the material of the crystalline semiconductor film, but the crystalline semiconductor film is preferably formed from silicon, a silicon germanium (SiGe) alloy, etc.

**[0152]** When the crystalline semiconductor film is to be manufactured by the laser crystallization method, an excimer laser, a YAG laser and an YVO<sub>4</sub> laser of a pulse

oscillation type or continuous light emitting type are used. When these lasers are used, it is thickness of 532 nm) or the third harmonic (with a thickness of 355 nm) of an Nd: YVO<sub>4</sub> laser (basic wave of 1064 nm) is applied. Specifically, laser beams emitted from the continuous oscillation type YVO<sub>4</sub> laser with 10 W output is converted into a harmonic by using the non-linear optical elements. Also, a method of emitting a harmonic by applying crystal of YVO<sub>4</sub> and the non-linear optical elements into a resonator. Then, more preferably, the laser beams are formed so as to have a rectangular shape or an elliptical shape by an optical system, thereby irradiating a substance to be treated. At this time, the energy density of approximately 0.01 to 100 MW/cm<sup>2</sup> (preferably 01. to 10 MW/cm<sup>2</sup>) is required. The semiconductor film is moved at approximately 10 to 2000 cm/s rate relatively corresponding to the laser beams so as to irradiate the semiconductor film.

[0153] Next, a gate insulating film 5007 covering the island-like semiconductor layers 5003 to 5006 is formed. The gate insulating film 5007 is formed from an insulating film containing silicon and having a thickness of from 40 to 150 nm by using the plasma CVD method or a sputtering method. In this example, the gate insulating film 5007 is formed from a silicon oxynitride film with a thickness of 120 nm. However, the gate insulating film is not limited to such a silicon oxynitride film, but it may be an insulating film containing other silicon and having a single layer or a laminated layer structure. For example, when a silicon oxide film is used, TEOS (Tetraethyl Orthosilicate) and O<sub>2</sub> are mixed by the plasma CVD method, the reaction pressure is set to 40 Pa, the substrate temperature is set to from 300 to 400 °C, and the high frequency (13.56 MHz) power density is set to from 0.5 to 0.8 W/cm<sup>2</sup> for electric discharge. Thus, the silicon oxide film can be formed by discharge. The silicon oxide film manufactured in this way can then obtain preferable characteristics as the gate insulating film by thermal annealing at from 400 to 500 °C.

**[0154]** A first conductive film 5008 and a second conductive film 5009 for forming a gate electrode are formed on the gate insulating film 5007. In this embodiment, the first conductive film 5008 having a thickness of from 50 to 100 nm is formed from Ta, and the second conductive film 5009 having a thickness of from 100 to 300 nm is formed from W.

[0155] The Ta film is formed by a sputtering method, and the target of Ta is sputtered by Ar. In this case, when suitable amounts of Xe and Kr are added to Ar, internal stress of the Ta film is released, and pealing off this film can be prevented. Resistivity of the Ta film of a phase is about 20  $\mu\Omega$ cm, and this Ta film can be used for the gate electrode. However, resistivity of the Ta film of  $\beta$  phase is about 180  $\mu\Omega$ cm, and is not suitable for the gate electrode. When tantalum nitride having a crystal structure close to that of the  $\alpha$  phase of Ta and having a thickness of about 10 to 50 nm is formed in advance as the base for the Ta film to form the Ta film of the  $\alpha$  phase, the Ta

film of  $\alpha$  phase can be easily obtained.

[0156] The W film is formed by the sputtering method with W as a target. Further, the W film can be also formed by a thermal CVD method using tungsten hexafluoride (WF<sub>6</sub>). In any case, it is necessary to reduce resistance to use this film as the gate electrode. It is desirable to set resistivity of the W film to be equal to or smaller than 20  $\mu\Omega$ cm. When crystal grains of the W film are increased in size, resistivity of the W film can be reduced. However, when there are many impurity elements such as oxygen, etc. within the W film, crystallization is prevented and resistivity is increased. Accordingly, in the case of the sputtering method, a W-target of 99.9999 % or 99.99 % in purity is used, and the W film is formed by taking a sufficient care of not mixing impurities from a gaseous phase into the W film time when the film is to be formed. Thus, a resistivity of from 9 to 20  $\mu\Omega$ cm can be realized. [0157] In this example, the first conductive film 5008 is formed from Ta, and the second conductive film 5009 is formed from W. However, the example is not limited to this case. Each of these conductive films may also be formed from an element selected from Ta, W, Ti, Mo, Al and Cu, or an alloy material or a compound material having these elements as principal components. Further, a semiconductor film represented by a polysilicon film doped with an impurity element such as phosphorus may also be used. Examples of combinations other than those shown in this example include: a combination in which the first conductive film 5008 is formed from tantalum nitride (TaN), and the second conductive film 5009 is formed from W; a combination in which the first conductive film 5008 is formed from tantalum nitride (TaN), and the second conductive film 5009 is formed from AI; and a combination in which the first conductive film 5008 is formed from tantalum nitride (TaN), and the second conductive film 5009 is formed from Cu.

**[0158]** Next, a mask 5010 is formed from a resist, and first etching processing for forming an electrode and wiring is performed. In this example, an ICP (Inductively Coupled Plasma) etching method is used, and  $\mathrm{CF_4}$  and  $\mathrm{Cl_2}$  are mixed with a gas for etching. RF (13.56 MHz) power of 500 W is applied to the electrode of coil type at a pressure of 1 Pa so that plasma is generated. RF (13.56 MHz) of 100 W power is also applied to a substrate side (sample stage), and a substantially negative self bias voltage is applied. When  $\mathrm{CF_4}$  and  $\mathrm{Cl_2}$  are mixed, the W film and the Ta film are etched to the same extent.

**[0159]** Under the above etching condition, end portions of a first conductive layer and a second conductive layer are formed into a tapered shape by effects of the bias voltage applied to the substrate side by making the shape of the mask formed from the resist into an appropriate shape. The angle of a taper portion is set to from 15° to 45°. It is preferable to increase an etching time by a ratio of about 10 to 20 % so as to perform the etching without leaving the residue on the gate insulating film. Since a selection ratio of a silicon oxynitride film to the W film ranges from 2 to 4 (typically 3), an exposed face of the

silicon oxynitride film is etched by about 20 to 50 nm by over-etching processing. Thus, conductive layers 5011 to 5016 of a first shape (first conductive layers 5011a to 5016a and second conductive layers 5011b to 5016b) formed of the first and second conductive layers are formed by the first etching processing. A region that is not covered with the conductive layers 5011 to 5016 of the first shape is etched by about 20 to 50 nm in the gate insulating film 5007, so that a thinned region is formed (Fig. 21B).

[0160] Then, an impurity element for giving an n-type conductivity is added by performing first doping processing. A doping method may be either an ion doping method or an ion implantation method. The ion doping method is carried out under the condition that a dose is set to from 1 x  $10^{13}$  to 5 x  $10^{14}$  atoms/cm<sup>2</sup>, and an acceleration voltage is set to from 60 to 100 keV. An element belonging to group 15, typically, phosphorus (P) or arsenic (As) is used as the impurity element for giving the n-type conductivity. However, phosphorus (P) is used here. In this case, the conductive layers 5011 to 5014 serve as masks with respect to the impurity element for giving the n-type conductivity, and first impurity regions 5017 to 5024 are formed in a self-aligning manner. The impurity element for giving the n-type conductivity is added to the first impurity regions 5017 to 5024 in a concentration range from 1 x  $10^{20}$  to 1 x  $10^{21}$  atoms/cm<sup>3</sup> (Fig. 21B).

**[0161]** Second etching processing is next performed without removing the resist mask as shown in Fig. 21C. A W film is etched selectively by using  $CF_4$ ,  $Cl_2$  and  $O_2$  as the etching gas. The conductive layers 5026 to 5031 of a second shape (first conductive layers 5026a to 5031a and second conductive layers 5026b to 5031b) are formed by the second etching processing. A region of the gate insulating film 5007, which is not covered with the conductive layers 5026 to 5031 of the second shape, is further etched by about 20 to 50 nm so that a thinned region is formed.

[0162] An etching reaction in the etching of the W film or the Ta film using the mixed gas of CF<sub>4</sub> and Cl<sub>2</sub> can be assumed from the vapor pressure of a radical or ion species generated and a reaction product. When the vapor pressures of a fluoride and a chloride of W and Ta are compared, the vapor pressure of  $\mathrm{WF}_6$  as a fluoride of  $\mathrm{W}$ is extremely high, and vapor pressures of other WCl<sub>5</sub>, TaF<sub>5</sub> and TaCl<sub>5</sub> are approximately equal to each other. Accordingly, both the W film and the Ta film are etched using the mixed gas of  $\operatorname{CF}_4$  and  $\operatorname{Cl}_2$ . However, when a suitable amount of O2 is added to this mixed gas, CF4 and O2 react and become CO and F so that a large amount of F-radicals or F-ions is generated. As a result, the etching speed of the W film whose fluoride has a high vapor pressure is increased. In contrast to this, the increase in etching speed is relatively small for the Ta film when F is increased. Since Ta is easily oxidized in comparison with W, the surface of the Ta film is oxidized by adding O2. Since no oxide of Ta reacts with fluorine or chloride, the etching speed of the Ta film is further re-

40

50

duced. Accordingly, it is possible to make a difference in etching speed between the W film and the Ta film so that the etching speed of the W film can be set to be higher than that of the Ta film.

[0163] As shown in Fig. 22A, second doping processing is then performed. In this case, an impurity element for giving the n-type conductivity is doped in a smaller dose than in the first doping processing and at a high acceleration voltage by reducing a dose lower than that in the first doping processing. For example, the acceleration voltage is set to from 70 to 120 keV, and the dose is set to 1 x 10<sup>13</sup> atoms/cm<sup>2</sup>. Thus, a new impurity region is formed inside the first impurity region formed in the island-like semiconductor layer in Fig. 21B. In the doping, the conductive layers 5026 to 5029 of the second shape are used as masks with respect to the impurity element, and the doping is performed such that the impurity element is also added to regions underside the first conductive layers 5026a to 5029a. Thus, third impurity regions 5032 to 5035 are formed. The third impurity regions 5032 to 5035 contain phosphorus (P) with a gentle concentration gradient that conforms with the thickness gradient in the tapered portions of the first conductive layers 5026a to 5029a. In the semiconductor layers that overlap the tapered portions of the first conductive layers 5026a to 5029a, the impurity concentration is slightly lower around the center than at the edges of the tapered portions of the first conductive layers 5026a to 5029a. However, the difference is very slight and almost the same impurity concentration is kept throughout the semiconductor layers.

[0164] Third etching treatment is then carried out as shown in Fig. 22B. CHF<sub>6</sub> is used as etching gas, and reactive ion etching (RIE) is employed. Through the third etching treatment, the tapered portions of the first conductive layers 5026a to 5029a are partially etched to reduce the regions where the first conductive layers overlap the semiconductor layers. Thus formed are third shape conductive layers 5037 to 5042 (first conductive layers 5037a to 5042a and second conductive layers 5037b to 5042b). At this point, regions of the gate insulating film 5007 that are not covered with the third shape conductive layers 5037 to 5042 are further etched and thinned by about 20 to 50 nm.

**[0165]** Third impurity regions 5032 to 5035 are formed through the third etching treatment. The third impurity regions 5032a to 5035a that overlap the first conductive layers 5037a to 5040a, respectively, and second impurity regions 5032b to 5036b each formed between a first impurity region and a third impurity region.

**[0166]** As shown in Fig. 22C, fourth impurity regions 5043 to 5054 having the opposite conductivity type to the first conductivity type are formed in the island-like semiconductor layers 5004 and 5006 for forming p-channel type TFTs. The third shape conductive layers 5038b and 5040b are used as masks against the impurity element and impurity regions are formed in a self-aligning manner. At this point, the island-like semiconductor layers

5003 and 5005 for forming n-channel type TFTs and the wiring portions 5041 and 5042 are entirely covered with a resist mask 5200. The impurity regions 5043 to 5054 have already been doped with phosphorus in different concentrations. The impurity regions 5043 to 5054 are doped with diborane ( $\rm B_2H_6$ ) through ion doping and its impurity concentrations are set to form 2 x 10<sup>20</sup> to 2 x 10<sup>21</sup> atoms/cm³ in the respective impurity regions.

[0167] Through the steps above, the impurity regions are formed in the respective island-like semiconductor layers. The third shape conductive layers 5037 to 5040 overlapping the island-like semiconductor layers function as gate electrodes. Reference numeral 5042 functions as island-like first scanning line. Reference numeral 5041 functions as wirings witch connect an island-like third scanning line and the third shape conductive layer 5040. [0168] After resist mask 5200 is removed, a step of activating the impurity elements added to the island-like semiconductor layers is performed to control the conductivity type. This process is performed by a thermal annealing method using a furnace for furnace annealing. Further, a laser annealing method or a rapid thermal annealing method (RTA method) can be applied. In the thermal annealing method, this process is performed at a temperature of from 400 to 700 °C, typically from 500 to 600 °C within a nitrogen atmosphere in which oxygen concentration is equal to or smaller than 1 ppm and is preferably equal to or smaller than 0.1 ppm. In this example, heat treatment is performed for four hours at a temperature of 500  $^{\circ}\text{C}.$  When a wiring material used in the third shape conductive layers 5037 to 5042 is weak against heat, it is preferable to perform activation after an interlayer insulating film (having silicon as a principal component) is formed in order to protect wiring, etc. When the laser annealing method is employed, the laser used in the crystallization can be used. When activation is performed, the moving speed is set as well as the crystallization processing, and the energy density of about 0.01 to 100 MW/cm<sup>2</sup> (preferably 0.01 to 10 MW/cm<sup>2</sup>) is required.

[0169] Further, the heat treatment is performed for 1 to 12 hours at a temperature of from 300 to 450 °C within an atmosphere including 3 to 100 % of hydrogen so that the island-like semiconductor layer is hydrogenerated. This step is to terminate a dangling bond of the semiconductor layer by hydrogen thermally excited. Plasma hydrogenation (using hydrogen excited by plasma) may also be performed as another measure for hydrogenation. [0170] Next, as shown in Fig. 23A, a first interlayer insulating film 5055 is formed from a silicon oxynitride film with a thickness of 100 to 200 nm. The second interlayer insulating film 5056 from an organic insulating material is formed on the first interlayer insulating film. Thereafter, contact holes are formed through the first interlayer insulating film 5055, the second interlayer insulating film 5056 and the gate insulating film 5007. A wiring 5057, an electric current supply line 5058, and a connecting line 5059 are patterned and formed. Thereafter, a pixel

electrode 5064 coming in contact with the connecting wiring 5062 is patterned and formed.

[0171] A film having an organic resin as a material is used as the second interlayer insulating film 5056. Polyimide, polyamide, acrylic, BCB (benzocyclobutene), etc. can be used as this organic resin. In particular, since the second interlayer insulating film 5056 is provided mainly for planarization, acrylic excellent in leveling the film is preferable. In this embodiment, an acrylic film having a thickness that can sufficiently level a level difference caused by the TFT is formed. The film thickness thereof is preferably set to from 1 to 5  $\mu m$  (is further preferably set to from 2 to 4  $\mu m$ ).

**[0172]** In the formation of the contact holes, contact holes reaching n-type impurity regions 5017, 5018, 5021 and 5022 or p-type impurity regions 5043, 5048, 5049 and 5054, a contact hole reaching wiring 5042 (not illustrated), a contact hole reaching an electric current supply line (not illustrated), and contact holes reaching gate electrodes (not illustrated) are formed.

**[0173]** Further, a laminate film of a three-layer structure is patterned in a desired shape and is used as wirings (including a connecting wiring and signal line) 5057 to 5062. In this three-layer structure, a Ti film with a thickness of 100 nm, an aluminum film containing Ti with a thickness of 300 nm, and a Ti film with a thickness of 150 nm are continuously formed by the sputtering method. Of course, another conductive film may also be used.

**[0174]** In this example, an ITO film of 110 nm in thickness is formed as a pixel electrode 5064, and is patterned. Contact is made by arranging the pixel electrode 5064 such that this pixel electrode 5064 comes in contact with the connecting electrode 5062 and is overlapped with this connecting wiring 5062. Further, a transparent conductive film provided by mixing 2 to 20 % of zinc oxide (ZnO) with indium oxide may also be used. This pixel electrode 5064 becomes an anode of the light emitting element (Fig. 23A).

**[0175]** As shown in Fig. 23B, an insulating film (a silicon oxide film in this example) containing silicon and having a thickness of 500 nm is next formed. A third interlayer insulating film 5065 functions as a bank is formed in which an opening is formed in a position corresponding to the pixel electrode 5064. When the opening is formed, a side wall of the opening can easily be tapered by using the wet etching method. When the side wall of the opening is not gentle enough, deterioration of an organic light emitting layer caused by a level difference becomes a notable problem.

[0176] Next, an organic light emitting layer 5066 and a cathode (MgAg electrode) 5067 are continuously formed by using the vacuum evaporation method without exposing to the atmosphere. The organic light emitting layer 5066 has a thickness of from 80 to 200 nm (typically from 100 to 120 nm), and the cathode 5067 has a thickness of from 180 to 300 nm (typically from 200 to 250 nm). [0177] In this process, the organic light emitting layer is sequentially formed with respect to a pixel correspond-

ing to red, a pixel corresponding to green and a pixel corresponding to blue. In this case, since the organic light emitting layer has an insufficient resistance against a solution, the organic light emitting layer must be formed separately for each color instead of using a photolithography technique. Therefore, it is preferable to cover a portion except for desired pixels using a metal mask so that the organic light emitting layer is formed selectively only in a required portion.

[0178] Namely, a mask for covering all portions except for the pixel corresponding to red is first set, and the organic light emitting layer for emitting red light are selectively formed by using this mask. Next, a mask for covering all portions except for the pixel corresponding to green is set, and the organic light emitting layer for emitting green light are selectively formed by using this mask. Next, a mask for covering all portions except for the pixel corresponding to blue is similarly set, and the organic light emitting layer for emitting blue light are selectively formed by using this mask. Here, different masks are used, but instead the same single mask may be used repeatedly.

**[0179]** Here, a system for forming three kinds of light emitting element corresponding to RGB is used. However, a system in which an light emitting element for emitting white light and a color filter are combined, a system in which the light emitting element for emitting blue or blue green light is combined with a fluorescent substance (a fluorescent color converting medium: CCM), a system for overlapping the light emitting elements respectively corresponding to R, G, and B with the cathodes (opposite electrodes) by utilizing a transparent electrode, etc. may be used.

**[0180]** A known material can be used as the organic light emitting layer 5066. An organic material is preferably used as the known material in consideration of a driving voltage. For example, a four-layer structure consisting of a hole injection layer, a hole transportation layer, a light emitting layer and an electron injection layer is preferably used for the organic light emitting layer.

**[0181]** Next, the cathode 5067 is formed by using metal mask. This embodiment uses MgAg for the cathode 5067 but it is not limited thereto. Other known materials may be used for the cathode 5067.

45 [0182] Finally, a passivation film 5068 formed of silicon nitride film and having a thickness of 300 nm is formed.
 By forming the passivation film 5068, the passivation film 5068 plays a role of protecting the organic light emitting layer 5066 from moisture or the like. Thus, reliability of
 50 the light emitting element can be further improved.

**[0183]** Accordingly, the light emitting device having a structure shown in Fig. 23B is completed.

**[0184]** The light emitting device in this example has very high reliability and improved operating characteristics by arranging the TFTs of the optimal structures in a driving circuit portion in addition to the pixel portion. Further, in a crystallization process, crystallinity can be also improved by adding a metal catalyst such as Ni. Thus, a

25

35

40

45

driving frequency of the signal line driving circuit can be set to 10 MHz or more.

**[0185]** First, the TFT having a structure for reducing hot carrier injection so as not to reduce an operating speed as much as possible is used as an n-channel type TFT of a CMOS circuit forming the driving circuit portion. Here, the driving circuit includes a shift register, a buffer, a level shifter, a latch in line sequential driving, a transmission gate in dot sequential driving, etc.

**[0186]** In the case of this example, an active layer of the n-channel type TFT includes a source region (source), a drain region (drain), an overlapping LDD region ( $L_{OV}$  region) that is overlapped with the gate electrode through the gate insulating film, an offset LDD region (LOFF region) that is not overlapped with the gate electrode through the gate insulating film, and channel forming region.

**[0187]** Deterioration by the hot carrier injection in the p-channel type TFT of the CMOS circuit is almost negligible. Therefore, it is not necessary to particularly form the LDD region in this p-channel type TFT. However, similar to the n-channel type TFT, the LDD region can be formed in the p-channel type TFT as a hot carrier countermeasure.

**[0188]** Further, when the CMOS circuit for bi-directionally flowing an electric current through a channel forming region, i.e., the CMOS circuit in which roles of the source and drain regions are exchanged is used in the driving circuit, it is preferable for the n-channel type TFT that constitutes the CMOS circuit to form LDD regions such that the channel forming region is sandwiched between the LDD regions. As an example of this, a transmission gate used in the dot sequential driving is given. When a CMOS circuit required to reduce an OFF-state current value as much as possible is used in the driving circuit, the n-channel type TFT forming the CMOS circuit preferably has a  $L_{\rm OV}$  region. The transmission gate used in the dot sequential driving can be given also as an example as such.

[0189] In practice, the device reaching the state of Fig. 23B is packaged (enclosed) using a protective film that is highly airtight and allows little gas to transmit (such as a laminate film and a UV-curable resin film) or a light-transmissive sealing material, so as to further avoid exposure to the outside air. A space inside the seal may be set to an inert atmosphere or a hygroscopic substance (barium oxide, for example) may be placed there to improve the reliability of the light emitting element.

**[0190]** After securing the airtightness through packaging or other processing, a connector (flexible printed circuit: FPC) is attached for connecting an external signal terminal with a terminal led out from the elements or circuits formed on the substrate. The device in a state that can be shipped is called display device in this specification.

**[0191]** Furthermore, in accordance with the processes shown in this example, the number of photomasks can be reduced that is need for manufacturing the light emit-

ting device. As a result, the processes can be reduced, and this contributes to a reduction in the manufacturing costs and an increase in throughput.

# Example 5

**[0192]** This embodiment deals with the fabrication of the light emitting device according to the invention with reference to Figs. 15A to 15C.

**[0193]** Fig. 15A is a top view of the light emitting device that is fabricated by sealing a element substrate on witch a thin film transistor is formed thereof by a sealing material. Fig. 15B is a sectional view of taking along a line A-A' in Fig. 15A. Fig. 15C is a sectional view of taking along a line B-B' in Fig. 15A.

**[0194]** The sealing member 4009 is so provided as to surround a pixel unit 4002, signal line driving circuit 4003, and first and second scanning line driving circuits 4004a, 4004b formed on the substrate 4001. Further, a sealing member 4008 is provided on the pixel unit 4002, on the signal line driving circuit 4003 and on the first and second scanning line driving circuits 4004a, 4004b. Accordingly, the pixel unit 4002, signal line driving circuit 4003, and first and second scanning line driving circuits 4004a, 4004b are sealed with a filler material 4210 being surrounded by the substrate 4001, sealing member 4009 and sealing member 4008.

**[0195]** Plural TFTs are possessed by the pixel unit 4002, by the source signal line driving circuit 4003 and by the first and gate signal line deriving circuits 4004a, 4004b formed on the substrate 4001. Fig. 15B representatively illustrates driver TFTs (here, an n-channel type TFT and a p-channel type TFT) 4201 formed on the base film 4010 and included in the source signal line driving circuit 4003, and a TFT 4202 included in the pixel unit 4002.

**[0196]** An interlayer insulating film (flattened film) 4301 is formed on the TFTs 4201 and 4202, and on which is formed a pixel electrode (anode) 4203 electrically connected to the TFT 4202. As the pixel electrode 4203, there is used a transparent conductive film having a large work function. As the transparent conductive film, there can be used a compound of indium oxide and tin oxide, a compound of indium oxide and zinc oxide, zinc oxide, tin oxide or indium oxide. It is also allowable to add gallium to the transparent conductive film.

[0197] An insulating film 4302 is formed on the pixel electrode 4203. An opening is formed in the insulating film 4302 on the pixel electrode 4203. An organic light emitting layer 4204 is formed in the opening on the pixel electrode 4203. The organic light emitting layer 4204 may be made of a known organic light emitting material or an inorganic light emitting material. Further, the organic light emitting material may be either a low-molecular (monomeric) material or a high molecular (polymeric) material. [0198] The organic light emitting layer 4204 may be formed by a known deposition technology or a coating technology. Further, the organic light emitting layer may

20

25

30

40

45

have a laminated-layer structure of a hole-injection layer, a hole-transporting layer, a light emitting layer, and an electron-transporting layer or an electron injection layer, or may have a single-layer structure.

[0199] On the organic light emitting layer 4204 is formed a cathode 4205 comprising a conductive film (typically, a conductive film comprising chiefly aluminum, copper or silver, or a laminated-layer film thereof with other conductive films) having light-shielding property. It is desired that water and oxygen are removed as much as possible from the interface between the cathode 4205 and the organic light emitting layer 4204. It is therefore necessary to make such a contrivance that the organic light emitting layer 4204 is formed in a nitrogen or a rare gas atmosphere, and the cathode 4205 is formed while being kept away from oxygen and water. In this embodiment, the film is formed as described above by using a film-forming device of the multi-chamber type (cluster tool type). A predetermined voltage is given to the cathode 4205.

**[0200]** There is thus formed an light emitting element 4303 comprising the pixel electrode (anode) 4203, light emitting layer 4204 and cathode 4205. A protection film 4209 is formed on the insulating film 4302 so as to cover the light emitting element 4303. The protection film 4209 is effective in preventing oxygen and water from entering into the light emitting element 4303.

**[0201]** Reference numeral 4005a is a detour wiring connected to the power supply wiring, and is electrically connected to the input electrode of the TFT 4202. The detour wiring 4005a is electrically connected to the FPC wiring 4301 possessed by the FPC 4006 passing through between the sealing member 4009 and the substrate 4001 and via an anisotropic conductive film 4300.

**[0202]** As the sealing member 4008, there can be used a glass member, a metal member (representatively, a stainless steel member), a ceramic member or a plastic member (inclusive of a plastic film). As the plastic member, there can be used an FRP (Fiberglass-Reinforced Plastic) plate, a PVF (polyvinyl fluoride) film, a Mylar film, a polyester film, or an acrylic resin film. It is also allowable to use a sheet of a structure in which an aluminum foil is sandwiched by the PVF films or the Mylar films.

**[0203]** When light emitted from the light emitting element is directed toward the cover member, however, the cover member must be transparent. In this case, use is made of a transparent material such as glass plate, a plastic plate, a polyester film or an acrylic film.

**[0204]** As the filler material 4210, there can be used an ultraviolet-ray curable resin or a thermosetting resin in addition to the inert gas such as nitrogen or argon. Namely, there can be used a PVC (polyvinyl chloride), an acrylic resin, a polyimide, an epoxy resin, a silicone resin, a PVB (polyvinyl butyral) or an EVA (ethylenevinyl acetate). In this embodiment, nitrogen is used as the filler material.

**[0205]** In order to have the filler material 4210 exposed to a hygroscopic material (preferably, barium oxide) or a

material capable of adsorbing oxygen, further, a recessed portion 4007 is formed in the sealing member 4008 on the side of the substrate 4001, and the hygroscopic material or the material 4207 capable of adsorbing oxygen is disposed therein. The hygroscopic material or the material 4207 capable of adsorbing oxygen is held in the recessed portion 4007 by a recessed portion-covering member 4208, so that the hygroscopic material or the material 4207 capable of adsorbing oxygen will not scatter. The recessed portion-covering member 4208 is of the form of a fine mesh which permits the air or water to pass through but does not permit the passage of the hygroscopic material or the material 4207 that adsorbs oxygen. Provision of the hygroscopic material or the material 4207 capable of adsorbing oxygen suppresses the deterioration of the light emitting element 4303.

**[0206]** Referring to Fig. 15C, the conductive film 4203a is formed to come in contact onto the detour wiring 4005a simultaneously with the formation of the pixel electrode 4203.

[0207] The anisotropic film 4300 has an conductive filler 4300a. Upon thermally adhering the substrate 4001 and the FPC 4006 together, the conductive film 4203a on the substrate 4001 and the wiring 4301 for FPC on the FPC 4006 are electrically connected together through the conductive filler 4300a.

#### Comparative Example 6

[0208] In the structure shown in Fig. 28B, the first electrode of a storage TFT 2856 is connected to the source signal line 2801. An example in which the storage TFT 2856 connections are changed is shown in Fig. 30A. A first electrode of a storage TFT 3006 is connected to a second electrode of a switching TFT 3005 and a first electrode of a driver TFT 3007.

**[0209]** Signal electric current write-in and light emission operations are shown in Figs. 30B to 30D, but other than an electric current pathway I1 being slightly different, the operations are similar to those of Figs. 28B to 28D, and therefore an explanation is omitted here.

**[0210]** Further, a storage TFT 3006 can be used as a reset TFT in a light emitting device driven by a time gray scale method using a digital image signal by making connections to the storage TFT 3006 like those of Comparative Example 6. The voltage between a gate and a source of a driver TFT 3007 becomes zero, and the driver TFT 3007 turns off, by turning the storage TFT 3006 on after completing a light emission period. An electric current pathway to an EL element 3010 is cutoff as a result. Further, an electric charge that has accumulated in a storage capacitor 3009 is released through a pathway from the storage capacitor 3009 to the storage TFT 3006 to a converter and driver TFT 3008. As a result, the light emission period ends.

**[0211]** Note that although a detailed explanation regarding the time gray scale method is omitted here, the methods disclosed in JP 2001-5426 A and JP

2000-86968 may be referenced.

**[0212]** Note that similar operation is also possible using structures that differ from that of Figs. 30A to 30D. In short, a pathway like that of Fig. 39A may be established when the signal electric current is input, and a pathway like that of Fig. 39B may be established during light emission. The switching elements and the like may therefore be disposed such that their positions are not inconsistent with the aforementioned pathways.

# Comparative Example 7

**[0213]** First, consider the pixel disclosed by Comparative Example 5. The switching TFT 2855 and the storage TFT 2856 are on when the signal electric current is written in, and therefore the gate electrode and the second electrode of the driver TFT 2807 have the same electric potential. That is, the voltage between the gate and the source becomes zero, and the TFT turns off.

[0214] However, there are cases in which a drain current will flow (normally on) even if the voltage between the gate and the source of a TFT is zero due to processing defects and the like. The driver TFT 2807 will thus be on during write-in of the signal electric current in this case. [0215] Normal operation is possible for the switching TFT 2855 and the storage TFT 2856, even for cases in which it is assumed that they are normally on, by changing the electric potential of the gate signal line. However, the voltage between the gate and the source of the driver TFT 2807 is partially dependent upon the on or off state of the storage capacitor 2856, and the normally on problem cannot be resolved even if the electric potential of the signal line is changed. This problem may be solved by disposing a light emitting TFT 3112 between an electric current supply line 3105 and a driver TFT 3108, as shown in Fig. 31A.

**[0216]** Note that, although the light emitting TFT 3112 is connected in series with the driver TFT 3108, it may also be inserted in other locations provided that the locations are such that electric current leaking from the driver TFT 3108 can be cutoff. Further, the light emitting TFT 3112 uses a simple switching element, and therefore may have any polarity.

**[0217]** Operation is shown in Figs. 31B to 31D. the light emitting TFT 3112 is turned off during write-in of the signal electric current, and is turned on during light emission. Other operations may be made similar to those shown in the embodiment modes.

**[0218]** Furthermore, the switching TFT 3106 and the storage TFT 3107 may both be controlled by the same gate signal line, as discussed above. The number of gate signal lines can thus be reduced, and the aperture ratio can be increased.

**[0219]** Further, the connections of the switching TFT 3106 and the storage TFT 3107 may also be changed as discussed in Comparative Example 6. Similar changes corresponding to Embodiment 1 and Comparative Example 1 are also possible.

Comparative Example 8

[0220] The voltage between the gate and the source of the driver TFT 2807 is zero during write-in of the signal electric current with the structure shown by Figs. 28A and 28B, and therefore the driver TFT 2807 is turned off. The driver TFT 2807 then turns on, and light is emitted, when the switching TFT 2855 turns off due to a portion of the electric charge that has accumulated in the storage capacitor 2809 is transferred to the gate electrode of the driver TFT 2807.

[0221] For cases of considering parasitic capacitance of the gate electrode of the driver TFT 2807 here, electric charge does not accumulate in the gate electrode of the driver TFT 2807 during write-in of the signal electric current, and electric charge moves to the gate electrode of the driver TFT 2807 during light emission. The supply source of the electric charge is the storage capacitor 2809, and the voltage (VGS) that must be originally stored by the storage capacitor 2809 becomes smaller by the amount of the parasitic capacitance of the driver TFT 2807 due to the movement of electric charge.

**[0222]** The driver TFT 2807 may be turned on in advance in order to solve this problem. A structure for a case of performing this type of operation is shown in Embodiment 9.

[0223] The structure is shown in Fig. 32A. In addition to the structure shown in Figs. 28A and 28B, a third gate signal line 3204, a light emitting TFT 3210, and a compensator TFT 3211 have been added. The light emitting TFT 3210 is controlled by the third gate signal line 3204, and the compensator TFT 3211 is controlled by a first gate signal line 3202, similar to a switching TFT 3206. The light emitting TFT 3210 is disposed between a second electrode of the switching TFT 3206 and a first electrode of the driver TFT 3208, and the compensator TFT 3211 is disposed between the first electrode of the driver TFT 3208 and one electrode of an EL element 3213. note that simple switching elements are used for the TFTs added here, and therefore they may have any polarity.

**[0224]** Write-in of a signal electric current is explained first. The first gate signal line 3202 and a second gate signal line 3203 are selected, the switching TFT 3206, a storage TFT 3207, and the compensator TFT 3211 turn on, and the signal electric current is input from a source signal line 3201.

**[0225]** A single electric current  $I_{data}$  is divided into  $I_1$  and  $I_2$  here. Electric charge has not yet accumulated in a storage capacitor 3212 immediately after write-in begins, and therefore the driver TFT 3208 and a converter and driver TFT 3209 are both off, and  $I_2$  = 0 at this point. Therefore  $I_{data}$  =  $I_1$ , electric current only develops in this period by the movement of electric charge that occurs with the accumulation of electric charge in the storage capacitor.

**[0226]** Electric charge then gradually builds up in the storage capacitor 3212, and an electric potential difference begins to develop between both electrodes of the

45

25

40

45

50

storage capacitor 3212. The converter and driver TFT 3209 turns on when the electric potential difference between the electrodes reaches the threshold value of the converter and driver TFT 3209, and  $I_2$  develops.  $I_{data} = I_1 + I_2$ , as stated above, and therefore  $I_2$  becomes smaller but does not reach zero until the accumulation of electric charge in the storage capacitor 3212 is complete, and an electric current still develops.

[0227] On the other hand, although the voltage between a gate and a source of the driver TFT 3208 became zero during write-in of the signal electric current in the embodiment 1, the light emitting TFT 3210 is disposed in Comparative Example 8 and is turned off, and therefore an electric potential difference develops between the gate and the source of the driver TFT 3208, which turns on. Further, the compensator TFT 3211 is on, and therefore an electric current pathway from the electric current supply line 3205 to the driver TFT 3208 to the compensator TFT 3211 and to the EL element 3213 develops, and an electric current  $\rm I_3$  develops as shown in Fig. 32B. Note that  $\rm I_3$  is an independent electric current, and is not influenced by  $\rm I_{data}$ ,  $\rm I_1$ , or  $\rm I_2$ .

**[0228]** Electric charge accumulates in the storage capacitor 3212 until the electric potential difference between both electrodes in the storage capacitor 3212, namely the voltage between the gate and the source of the converter and driver TFT 3209, becomes a desired voltage, that is becomes a voltage (VGS) at which the converter and driver TFT 3209 causes as much as possible of the electric current  $I_{data}$  to flow. When the accumulation of electric charge is then complete, the electric current  $I_1$  stops flowing, and in addition, an electric current corresponding to VGS flows in the converter and driver TFT 3209 at this point, and  $I_{data} = I_2$  (see Fig. 32B). Selection of the second gate signal line 3203 is completed next, the storage TFT 3207 turns off, and signal write-in operations are complete.

**[0229]** Light emission operations are covered next. Selection of the first gate signal line 3202 is complete, and the switching TFT 3206 and the compensator TFT 3211 turn off. On the other hand, the third gate signal line 3204 is selected, and the light emitting TFT 3210 turns on. The voltage between the gate and the source of the converter and driver TFT 3209 is stored in the storage capacitor at this point, and the gate electrode of the driver TFT 3208 is in a state in which electric charge has already flowed in, and therefore an electric current pathway from the electric current supply line to the driver TFT 3208 to the light emitting TFT 3210 to the converter and driver TFT 3209 and to the EL element develops. A light emitting electric current  $I_{\rm EL}$  develops. The EL element 3213 therefore emits light.

**[0230]** The gate electrode of the driver TFT 3208 and the gate electrode of the converter and driver TFT 3209 are connected, and therefore the two TFTs function as a multi-gate TFT at this point. Generally, if the gate length L in a TFT becomes longer, the drain current becomes smaller. In this case, the signal electric current finally

flows only in the converter and driver TFT 3209 during signal write-in operations, while the signal electric current flows in the converter and driver TFT 3209 and in the driver TFT 3208 during light emission. The number of gate electrodes therefore becomes larger during light emission, the gate length L becomes longer as a result, and the relationship between the electric currents becomes  $I_{\rm data} > I_{\rm EL}$ .

[0231] In accordance with Comparative Example 8, the driver TFT 3208 is also on during write-in of the signal electric current, and therefore electric charge flows into the gate electrode of the driver TFT 3208 and electric charge does not move from the storage capacitor 3212 during light emission. The parasitic capacitance of the gate of the driver TFT 3208 thus does not influence the gray scale.

**[0232]** Further, the switching TFT 3206 and the storage TFT 3207 may both be controlled by the same gate signal line, as discussed above. The number of gate signal lines can thus be reduced, and the aperture ration can be increased.

**[0233]** Furthermore, connections to the switching TFT 3206 and the storage TFT 3207 may also be changed as discussed in Comparative Example 6. It is also possible to make similar changes corresponding to Embodiment 1 and Comparative Example 1.

#### Comparative Example 9

**[0234]** A structure that uses p-channel TFTs for a converter and driver TFT and a driver TFT, differing from the structure of Embodiment 1, is explained in Comparative Example 9. Note that simple switching elements are used for all TFTs other than the converter and driver TFT and the driver TFT, and therefore the other TFTs may have any polarity.

**[0235]** A structure is shown in Fig. 33A. A pixel of Fig. 33A has a source signal line 3301, first to third gate signal lines 3302 to 3304, an electric current supply line 3305, a switching TFT 3306, a storage TFT 3307, a driver TFT 3308, a converter and driver TFT 3309, a light emitting TFT 3310, a control TFT 3311, a storage capacitor 3312, and an EL element 3313.

[0236] The a gate electrode of the switching TFT 3306 is connected to the first gate signal line 3302, a first electrode of the switching TFT 3306 is connected to the source signal line 3301, and a second electrode of the switching TFT 3306 is connected to a first electrode of the converter and driver TFT 3309 and a first electrode of the light emitting TFT 3310. A second electrode of the converter and driver TFT 3309 is connected to a first electrode of the driver TFT 3308, and gate electrodes of the converter and driver TFT 3309 and the driver TFT 3308 are connected to each other. A second electrode of the driver TFT 3308 is connected to one electrode of the EL element 3313. A gate electrode of the storage TFT 3307 is connected to the second gate signal line 3303, a first electrode of the storage TFT 3307 is con-

25

nected to the gate electrode of the converter and driver TFT 3309 and the gate electrode of the driver TFT 3308, and a second electrode of the storage TFT 3307 is connected to the second electrode of the converter and driver TFT 3309 and the first electrode of the driver TFT 3308. A gate electrode of the light emitting TFT 3310 is connected to the third gate signal line 3304, and a second electrode of the light emitting TFT 3310 is connected to the electric current supply line 3305. A gate electrode of the control TFT 3311 is connected to the first gate signal line 3302, and a first electrode of the control TFT 3311 is connected to the second electrode of the converter and driver TFT 3309, the first electrode of the driver TFT 3308, and the second electrode of the storage TFT 3307. Predetermined electric potentials are input to the electric current supply line 3305 and the second electrode of the EL element 3313, and they thus have a mutual electric potential difference. Further, a certain constant electric potential is input to the second electrode of the control TFT 3311. There are no particular limitations placed on the value of this electric potential, provided that it is always less than the electric potential of the source signal line 3301. Further, although the second electrode of the storage TFT 3307 is connected to the first electrode of the driver TFT 3308 and the second electrode of the converter and driver TFT 3309, it may also be connected to the second electrode of the control TFT 3311, namely, connected to the certain constant electric potential.

[0237] Operation from write-in of a signal electric current to light emission is explained using Figs. 33B to 33D. The first and the second gate signal lines are selected first, the switching TFT 3306, the control TFT 3311, and the storage TFT 3307 turn on, and the signal electric current is input from the source signal line 3301 (see Fig. 33B).

[0238] A signal electric current  $I_{data}$  flows separated into  $I_1$  and  $I_2$  here. Electric charge has not yet accumulated in the storage capacitor 3312 immediately after write-in begins, and therefore the driver TFT 3308 and the converter and driver TFT 3309 are both off, and  $I_2$  = 0 at this point. The voltage between a gate and a source of the driver TFT 3308 becomes zero because the storage TFT 3307 is on, and therefore the driver TFT 3308 turns itself off. Consequently,  $I_{data}$  =  $I_1$ , and electric current only develops during this period due to the movement of electric charge accompanying the accumulation of electric charge in the storage capacitor.

**[0239]** Electric charge gradually builds up in the storage capacitor 3312, and an electric potential difference begins to develop between both electrodes of the storage capacitor 3312. The converter and driver TFT 3309 turns on, and  $I_2$  develops, when the electric potential difference between the two electrodes reaches the threshold value of the converter and driver TFT 3309. As stated above,  $I_{data} = I_1 + I_2$ , and therefore  $I_1$  gradually is reduced but does not reach zero until the accumulation of electric charge in the storage capacitor 3312 is complete.

Electric current thus still develops.

[0240] Further, the voltage between the gate and the source of the driver TFT 3308 becomes zero due to the storage TFT 3307 being on, and therefore the driver TFT 3308 turns off. The signal electric current I<sub>data</sub> consequently flows through the control TFT 3311, and does not flow in the EL element 3313.

[0241] Electric charge accumulates in the storage capacitor 3312 until the electric potential between both electrodes in the storage capacitor 3312, namely the voltage between the gate and the source of the converter and driver TFT 3309, becomes a desired voltage, that is becomes a voltage (VGS) at which the converter and driver TFT 3309 causes as much as possible of the electric current I<sub>data</sub> to flow. When the accumulation of electric charge is then complete, the electric current I<sub>1</sub> stops flowing, and in addition, an electric current corresponding to VGS flows in the converter and driver TFT 3309 at this point, and  $I_{data} = I_2$  (see Fig. 33C). Selection of the second gate signal line 3303 is completed next, the storage TFT 3307 turns off. Selection of the first gate signal line 3302 finished next, the switching TFT 3306 and the control TFT 3311 turn off, and signal write-in operations are complete.

[0242] Light emission operations are covered next. When the signal electric current write-in operations are complete, an electric current pathway from the source signal line 3301 to the switching TFT 3306 to the converter and driver TFT 3309 to the control TFT 3311 and to the electric power source is cutoff. A portion of the electric charge that has accumulated in the storage capacitor 3312 due to I<sub>data</sub> flowing in the converter and driver TFT 3309 up to this point then moves to the gate electrode of the driver TFT 3308. The driver TFT 3308 thus automatically turns on. If the third gate signal line is selected and the light emitting TFT 3310 turns on, then an electric current pathway from the electric current supply line 3305 to the light emitting TFT 3310 to the converter and driver TFT 3309 to the driver TFT 3308 and to the EL element 3313 develops as shown in Fig. 33D, and a light emitting electric current I<sub>EL</sub> flows. The EL element 3313 thus emits light.

[0243] The gate electrode of the driver TFT 3308 and the gate electrode of the converter and driver TFT 3309 are connected, and therefore the two TFTs function as a multi-gate TFT at this point. Generally, if the gate length L in a TFT becomes longer, the drain current becomes smaller. In this case, the signal electric current finally flows only in the converter and driver TFT 3309 during signal write-in operations, while the signal electric current flows in the converter and driver TFT 3309 and in the driver TFT 3308 during light emission. The number of gate electrodes therefore becomes larger during light emission, the gate length L becomes longer as a result, and the relationship between the electric currents becomes  $I_{\rm data} > I_{\rm EL}$ .

[0244] Note that a pathway like that of Fig. 39A may

20

30

40

45

be formed during the input of the signal electric current, and that a pathway like that of Fig. 39B may be formed during light emission. The switching elements and the like may thus be disposed so as not to interfere with the pathways.

[0245] In accordance with Comparative Example 9, the signal electric current I<sub>data</sub> does not flow into the EL element 3313 during write in of the signal electric current. Consequently, there is no influence due to the EL element 3313 acting as a load, and therefore write-in of the signal electric current can be performed at very high speed.

**[0246]** Furthermore, the switching TFT 3306 and the storage TFT 3307 may be controlled by the same gate signal line as discussed above. The number of gate signal lines can thus be reduced, and the aperture ratio can be increased.

**[0247]** Further, the converter and driver TFT and the driver TFT can also have p-channel structures in the embodiment modes and other embodiments by applying Comparative Example 9.

[0248] It is also possible to use a structure in which the converter and driver TFT and the driver TFT are p-channel in the structure shown in Figs. 28A and 28B. An example of a structure for this case is shown in Fig. 37A. Aside from the converter and driver TFT and the driver TFT, the TFTs used as switching elements may be disposed in locations such that a pathway like that of Fig. 37B is established during signal electric current input, and a pathway like that of Fig. 37C is established during light emission.

[0249] Note that the signal electric current  $I_{data}$  does not flow into the EL element in Embodiment 10. If the signal electric current  $I_{data}$  were to flow into the EL element, then the amount of time until the EL element reaches a steady state will be added to the time for writing in electric charge to the storage capacitor, that is, the amount of time for original electric current setting, and as a result it becomes necessary to lengthen the signal write-in period. A structure like that of Figs. 40A to 40C may be used for cases in which it is desired to shorten the amount of time for signal write-in with the circuits given as embodiments up to this point, for example Figs. 28A and 28B and Figs. 30A and 30B, in which the signal electric current  $I_{data}$  flows in the EL element.

**[0250]** Fig. 40A is an example of applying the aforementioned procedures to the circuit of Figs. 28A and 28B. A terminal not connected to a common electrode of the EL element is connected to a node having a certain voltage (preferable an electric power line or the like) through a TFT. The TFT is on during write-in of the signal electric current, and is off during light emission. Electric current pathways during signal electric current write-in and light emission are those shown in Figs. 40B and 40C, respectively.

**[0251]** The electric potential of point A is quickly fixed to the electric potential of point B when the TFT turns on during signal electric current write-in. A steady state can therefore be quickly achieved, and the signal electric cur-

rent write-in can be completed in a short amount of time. **[0252]** The electric potential of the point B is arbitrary, but it is preferable that the electric potential be one such that the EL element does not emit light so as not to impart influence to the display. Furthermore, if the electric potential of a point C is made less than the electric potential of one electrode of the EL element (a cathode for the case of Figs. 40A and 40B), then it is possible to apply a reverse bias to the EL element during write-in of the signal electric current.

Comparative Examples 2, 3 4 and 10

[0253] Dispersion between elements is one problem faced for cases of circuit structures that use TFTs. Normally, the dispersion in the characteristics of adjacently disposed elements can be made relatively small, but for a case in which the dispersion of the element characteristics in a pixel portion are considered, for example if the dispersion in characteristics develops between adjacent pixels, then display irregularities will be able to be recognized, even if the dispersion is slight.

**[0254]** A method in which the TFTs in use are switched every certain period of time is used as a method of improving upon display irregularities caused by the dispersion between adjacent elements. The dispersion in the TFT characteristics can thus be averaged over time, and display irregularities can be made harder to recognize. The TFTs that become switching objects are those that are capable of imparting influence to display irregularities. That is, in particular, it is not necessary to change the TFTs in use for TFTs that are used as simple switching elements.

[0255] A structure like that shown in Figs. 24A and 24B is proposed as Comparative Example 2. Fig. 24A is the example applied to the structure of Fig. 1A. If the characteristics of the converter and driver TFT 108 and the characteristics of the driver TFT 107 of the circuit in Fig. 1A are different, then there is the possible of display irregularities developing. The driver TFT 107 is given a structure in which a plurality of TFTs are disposed in parallel as denoted by reference numeral 2407 in Fig. 24A (three are shown as an example in the figure), and electric current flows in each of the TFTs. In addition, control of the conductivity and cutoff of each pathway is performed by switching elements 2413. Note that the switching element 2413 is not limited to the position of Figs. 24A and 24B, provided that its position is one capable of selecting an electric current pathway for the TFTs connected in parallel, and performing control.

**[0256]** Basic portions of a driving method are similar to those shown in Figs. 1A and 1B, but during light emission at least one of the switching elements 2413 is on, and electric current is supplied to a light emitting element 2410 through that pathway.

[0257] Note that a plurality of the switching elements 2413 may be on at the same time, and electric current may be supplied to the light emitting element 2410

through a plurality of pathways.

**[0258]** For example, the electric current pathway is changed by the switching elements 2413 each single frame period or each single subframe period. Even if there is dispersion between adjacent TFTs, there is switching between the TFTs possessing the different characteristics temporally, and therefore display irregularities are averaged over time. An effect in which it becomes difficult to recognize display irregularities can thus be obtained.

**[0259]** Fig. 24B is an example in which there is only one driver TFT 2407, but a plurality of converter and driver TFTs 2408 are disposed in parallel (three are used as an example in the figure). Switch over between electric current pathways is performed by the switching elements 2413. The circuit structure differs from that of Fig. 24A, but the effect in which display irregularities can be averaged over time by switching between different electric current pathways is similar. The switching elements 2413 are all conductive during electric current write-in here, and at least one is conductive during light emission.

**[0260]** Note that only a portion of the switching elements 2413 may be made conductive during electric current write-in. However, it is possible to perform the write-in operations in a very short period of time by increasing the electric current pathways during write-in by making all of the switching elements 2413 conductive, and this is therefore preferable.

**[0261]** Note that a plurality of the switching elements 2413 may also be on at the same time during light emission, thus supplying electric current to the light emitting element 2410 through a plurality of pathways.

**[0262]** The switching elements 2413 for switching between the electric current pathways are controlled by the timing of pulses input to an electric current selection gate signal line 2412. The pulses are generated by a write-in gate signal line driver circuit as shown in Fig. 25, for example, and the gate signal line selection pulses are stored in a latching circuit 2501. A timing pulse is input to an electric current signal line 2502 from the outside, and some of the switching elements are made conductive at a desired timing. Conversely, operation may also be performed by switching between the switching elements 2413 in all pixels at the same time.

**[0263]** Further, the switching elements 2413 formed here do not control the value of the electric current supplied to the light emitting elements, and only function as switches for selecting one electric current pathway from a plurality of electric current pathways. They switching elements 2413 may therefore have any polarity.

**[0264]** Note that the structure proposed here can also be easily applied to pixels having different structures. According to Comparative Example 3, a structure shown in Fig. 26A is one in which the proposed structure of Comparative Example 2 is applied to the structure shown in Fig. 5. An electric current pathway is selected by switching elements 2606, and electric current is supplied to a light emitting element 2608 via at least one of a plurality

of driver TFTs 2605 disposed in parallel (three are used as an example in the figure).

[0265] Moreover, according to Comparative Example 3, Fig. 26B is a diagram of the structure proposed by Comparative Example 2 applied to the structure shown in Fig. 6. The TFT 608 has a plurality of converter TFTs 2617 disposed in parallel (three are used as an example in the figure), and switching elements 2618. An electric current pathway is selected by the switching elements 2618, and electric current is supplied to a light emitting element 2621 via at least one converter TFT 2617.

[0266] Note that the signal electric current for write-in operations can be made very large by making a lot of the switching elements 2618 conductive during electric current write-in, and making very few of the switching elements conductive during light emission. Write-in operations can thus be performed in a very short period of time. [0267] According to Comparative Example 4, Fig. 27A is a diagram of the structure proposed by Comparative Example 2 applied to the structure shown in Fig. 17. The TFT 1709 has a plurality of converter TFTs 2708 disposed in parallel (three are used as an example in the figure), and switching elements 2709. An electric current pathway is selected by the switching elements 2709, and electric current is supplied to a light emitting element 2712 via at least one of the converter TFTs 2708.

[0268] Note that the signal electric current for write-in operations can be made very large by making a lot of the switching elements 2709 conductive during electric current write-in, and making very few of the switching elements conductive during light emission. Write-in operations can thus be performed in a very short period of time. [0269] Moreover, according to Comparative Example 4, Fig. 27B is a diagram of the structure proposed by Comparative Example 2 applied to the structure shown in Fig. 19. The TFT 1908 has a plurality of converter TFTs 2728 disposed in parallel (three are used as an example in the figure), and switching elements 2729. An electric current pathway is selected by the switching elements 2729, and electric current is supplied to a light emitting element 2731 via at least one of the converter TFTs 2728. [0270] Note that, although switching is applied to the driver TFT in Fig. 27B, it may also be applied to the converter and driver TFT.

45 [0271] According to Comparative Example 10. Fig. 35 is a diagram of the structure proposed by Comparative Example 2 applied to the structure shown in Fig. 30. The TFT 3007 has a plurality of driver TFTs 3508 disposed in parallel (three are used as an example in the figure),
 50 and third switching elements 3509. An electric current pathway is selected by the third switching elements 3509, and electric current is supplied to a light emitting element 3511 via at least one of the driver TFTs 3508.

**[0272]** Although only several examples of pixel structures are shown in Comparative Examples 2, 3, 4 and 10, it is also possible to easily apply the method of averaging dispersion in characteristics by using TFTs arranged in parallel, and that are switched between over

time, to other circuits.

#### Example 6

**[0273]** In this example, an external light emitting quantum efficiency can be remarkably improved by using an organic light emitting material by which phosphorescence from a triplet exciton can be employed for emitting a light. As a result, the power consumption of the light emitting element can be reduced, the lifetime of the light emitting element can be elongated and the weight of the light emitting element can be lightened.

**[0274]** The following is a report where the external light emitting quantum efficiency is improved by using the triplet exciton (T. Tsutsui, C. Adachi, S. Saito, Photochemical processes in Organized Molecular Systems, ed. K. Honda, (Elsevier Sci. Pub., Tokyo, 1991) p. 437).

**[0275]** The molecular formula of an organic light emitting material (coumarin pigment) reported by the above article is represented as follows.

(Chemical formula 1)

[0276] (M. A. Baldo, D.F.O' Brien, Y. You, A. Shoustikov, S. Sibley, M.E. Thompson, S.R. Forrest, Nature 395 (1998) p.151)

**[0277]** The molecular formula of an organic light emitting material (Pt complex) reported by the above article is represented as follows.

(Chemical formula 2)

# [0278]

(M.A. Baldo, S. Lamansky, P.E. Burrows, M.E. Thompson, S.R. Forrest, Appl. Phys. Lett., 75 (1999) p.4.)

(T.Tsutsui, M.-J.Yang, M. Yahiro, K. Nakamura, T.Watanabe, T. Tsuji, Y. Fukuda, T. Wakimoto, S. Mayaguchi, Jpn, Appl. Phys., 38 (12B) (1999) L1502)

**[0279]** The molecular formula of an organic light emitting material (Ir complex) reported by the above article is represented as follows.

(Chemical formula 3)

**[0280]** As described above, if phosphorescence from a triplet exciton can be put to practical use, it can realize the external light emitting quantum efficiency three to four times as high as that in the case of using fluorescence from a singlet exciton in principle. The structure according to this embodiment can be freely implemented in combination of any structures of the first to eleventh embodiments.

# Example 7

[0281] The semiconductor device is of the self-emission type, and thus exhibits more excellent recognizability of the displayed image in a light place as compared to the liquid crystal display device. Furthermore, the light emitting device has a wider viewing angle. Accordingly, the semiconductor device can be applied to a display portion in various electronic devices.

[0282] Such electronic devices using a semiconductor device of the present invention include a video camera, a digital camera, a goggles-type display (head mount display), a navigation system, a sound reproduction device (a car audio equipment and an audio set), note-size personal computer, a game machine, a portable information terminal (a mobile computer, a portable telephone, a portable game machine, an electronic book, or the like), an image reproduction apparatus including a recording medium (more specifically, an apparatus which can reproduce a recording medium such as a digital video disc (DVD) and so forth, and includes a display for displaying the reproduced image), or the like. In particular, in the case of the portable information terminal, use of the light emitting device is preferable, since the portable information terminal that is likely to be viewed from a tilted direction is often required to have a wide viewing angle. Fig. 16 respectively shows various specific examples of such electronic devices.

**[0283]** Fig, 16A illustrates an organic light emitting display device which includes a casing 3001, a support table 3002, a display portion 3003, a speaker portion 3004, a video input terminal 3005 or the like. The present invention is applicable to the display portion 3003. The light emitting device is of the self-emission type and therefore requires no back light. Thus, the display portion thereof can have a thickness thinner than that of the liquid crystal display device. The organic light emitting display device is including the entire display device for displaying information, such as a personal computer, a receiver of TV broadcasting and an advertising display.

**[0284]** Fig. 16B illustrated a digital still camera which includes a main body 3101, a display portion 3102, an image receiving portion 3103, an operation key 3104, an external connection port 3105, a shutter 3106, or the like. The light emitting device in accordance with the present invention can be used as the display portion 3102.

**[0285]** Fig. 16C illustrates a laptop computer which includes a main body 3201, a casing 3202, a display portion 3203, a keyboard 3204, an external connection port 3205, a pointing mouse 3206, or the like. The light emitting device in accordance with the present invention can be used as the display portion 3203.

**[0286]** Fig. 16D illustrated a mobile computer which includes a main body 3301, a display portion 3302, a switch 3303, an operation key 3304, an infrared port 3305, or the like. The light emitting device in accordance with the present invention can be used as the display portion 3302.

25

30

35

40

45

[0287] Fig. 16E illustrates an image reproduction apparatus including a recording medium (more specifically, a DVD reproduction apparatus), which includes a main body 3401, a casing 3402, a display portion A 3403, another display portion B 3404, a recording medium (DVD or the like) reading portion 3405, an operation key 3406, a speaker portion 3407 or the like. The display portion A 3403 is used mainly for displaying image information, while the display portion B 3404 is used mainly for displaying character information. The light emitting device in accordance with the present invention can be used as these display portions A and B. The image reproduction apparatus including a recording medium further includes a game machine or the like.

**[0288]** Fig. 16F illustrates a goggle type display (head mounted display) which includes a main body 3501, a display portion 3502, an arm portion 3503. The light emitting device in accordance with the present invention can be used as the display portion 3502.

**[0289]** Fig. 16G illustrates a video camera which includes a main body 3601, a display portion 3602, a casing 3603, an external connecting port 3604, a remote control receiving portion 3605, an image receiving portion 3606, a battery 3607, a sound input portion 3608, an operation key 3609, an eyepiece portion 3610 or the like. The light emitting device in accordance with the present invention can be used as the display portion 3602.

**[0290]** Fig. 16H illustrates a mobile phone which includes a main body 3701, a casing 3702, a display portion 3703, a sound input portion 3704, a sound output portion 3705, an operation key 3706, an external connecting port 3707, an antenna 3708, or the like. The light emitting device in accordance with the present invention can be used as the display portion 3703. Note that the display portion 3703 can reduce power consumption of the portable telephone by displaying white-colored characters on a black-colored background.

**[0291]** When the brighter luminance of light emitted from the organic light emitting material becomes available in the future, the light emitting device in accordance with the present invention will be applicable to a front-type or rear-type projector in which light including output image information is enlarged by means of lenses or the like to be projected.

**[0292]** The aforementioned electronic devices are more likely to be used for display information distributed through a telecommunication path such as Internet, a CATV (cable television system), and in particular likely to display moving picture information. The self-emission type semiconductor device is suitable for displaying moving pictures since the organic light emitting material can exhibit high response speed.

**[0293]** A portion of the self-emission type semiconductor device that is emitting light consumes power, so it is desirable to display information in such a manner that the light emitting portion therein becomes as small as possible. Accordingly, when the semiconductor device is applied to a display portion which mainly displays char-

acter information, e.g., a display portion of a portable information terminal, and more particular, a portable telephone or a sound reproduction device, it is desirable to drive the light emitting device so that the character information is formed by a light emitting portion while a non-emission portion corresponds to the background.

**[0294]** As set forth above, the present invention can be applied variously to a wide range of electronic devices in all fields. The electronic device in this example can be obtained by utilizing a semiconductor device having the configuration in which the structures in Embodiment 1, Examples 1-7 and Comparative Examples 1-11 are freely combined.

**[0295]** Write-in time can be made faster in accordance with the present invention by performing write-in operations using a large electric current even for low gray scales. Further, converter TFTs are used during signal write-in, and converter TFTs are used in addition to driver TFTs during light emission for supplying electric current to light emitting elements, and therefore the influence of dispersion in the characteristics of the TFTs during write-in and during light emission can be reduced. In addition, either one or two gate signal lines are required for driving one row of pixels, and therefore a high aperture ratio can be achieved compared to typical conventional electric current write-in pixels.

#### Claims

#### 1. A semiconductor device comprising:

a first line (104) being a current supply line;

a second line (101) being a source signal line;

a first transistor (107);

a second transistor (108);

a third transistor (155);

a fourth transistor (156);

a capacitor (109); and

an EL element (110),

wherein one of a source and a drain of the first transistor (107) is electrically connected to the EL element (110) so that a current from one of the source and the drain of the first transistor (107) flows through the EL element (110),

wherein a gate of the first transistor (107) is electrically connected to a gate of the second transistor (108) so that a first voltage at the gate of the first transistor (107) is applied at the gate of the second transistor (108),

wherein one of a source and a drain of the second transistor (108) is electrically connected to the first line (104),

wherein the other of the source and the drain of the first transistor (107) is electrically connected to the other of the source and the drain of the second transistor (108) so that a second voltage at the other of the source and the drain of the

15

20

30

35

40

45

50

first transistor (107) is applied at the other of the source and the drain of the second transistor (108), and

wherein one of a source and a drain of the third transistor (155) is electrically connected to the other of the source and the drain of the second transistor (108) so that a third voltage at the one of the source and the drain of the third transistor (155) is applied at the other of the source and the drain of the second transistor (108)

# characterized by

a third line (102); and

a fourth line (103);

wherein a gate of the third transistor (155) is connected to the third line (102);

wherein a gate of the fourth transistor (156) is connected to the fourth line (103);

wherein a first terminal of the capacitor (109) is connected to the first line (104) and a second terminal of the capacitor (109) is connected to a gate of the first transistor (107), a gate of the second transistor (108) and one of a source and a drain of the fourth transistor (156);

wherein the other of the source and the drain of the fourth transistor (156) is connected to the second line (101); and

wherein the other of the source and the drain of the third transistor (155) is connected to the second line (101).

2. A method for driving a semiconductor device according to claim 1, the method comprising the steps of flowing a first current from the first line (104) to the second line (101) through at least the second transistor (108) in a first period; and flowing a second current from the first line (104) to the EL element (110) through at least the second transistor (108) and the first transistor (107) in a second period.

#### Patentansprüche

1. Halbleitervorrichtung, die umfasst:

eine erste Leitung (104), bei der es sich um eine Stromversorgungsleitung handelt; eine zweite Leitung (101), bei der es sich um eine Source-Signalleitung handelt; einen ersten Transistor (107); einen zweiten Transistor (108); einen dritten Transistor (155); einen vierten Transistor (156); einen Kondensator (109); und ein EL-Element (110), wobei entweder ein Source- oder ein Drain-Anschluss des ersten Transistors (107) elektrisch mit dem EL-Element (110) verbunden ist, so dass ein Strom von entweder dem Source- oder

dem Drain-Anschluss des ersten Transistors (107) über das EL-Element (110) fließt,

wobei ein Gate des ersten Transistors (107) elektrisch mit einem Gate des zweiten Transistors (108) verbunden ist, so dass eine erste Spannung des Gates des ersten Transistors (107) an das Gate des zweiten Transistors (108) angelegt wird,

wobei entweder ein Source- oder ein Drain-Anschluss des zweiten Transistors (108) elektrisch mit der ersten Leitung (104) verbunden ist,

wobei der andere Anschluss des Source - oder

Drain- Anschlusses des ersten Transistors (107) elektrisch mit dem anderen Anschluss des Source - oder Drain-Anschlusses des zweiten Transistors (108) verbunden ist, so dass eine zweite Spannung des anderen Anschlusses des Source - oder Drain- Anschlusses des ersten Transistors (107) an den anderen Anschluss des Source - oder Drain- Anschlusses des zweiten Transistors (108) angelegt wird, und

wobei entweder ein Source- oder ein Drain-Anschluss des dritten Transistors (155) elektrisch mit dem anderen Anschluss des Source - oder Drain- Anschlusses des zweiten Transistors (108) verbunden ist, so dass eine dritte Spannung des einen Anschlusses des Source - oder Drain- Anschlusses des dritten Transistors (155) an den anderen Anschlusse des Source - oder Drain- Anschlusses des zweiten Transistors (108) angelegt wird,

#### gekennzeichnet durch

eine dritte Leitung (102); und eine vierte Leitung (103);

wobei ein Gate des dritten Transistors (155) mit der dritten Leitung (102) verbunden ist;

wobei ein Gate des vierten Transistors (156) mit der vierten Leitung (103) verbunden ist;

wobei ein erster Anschluss des Kondensators (109) mit der ersten Leitung (104) verbunden ist, und ein zweiter Anschluss des Kondensators (109) mit einem Gate des ersten Transistors (107), einem Gate des zweiten Transistors (108) und entweder einem Source- oder einem Drain-Anschluss des vierten Transistors (156) verbunden ist:

wobei der andere Anschluss des Source - oder Drain- Anschlusses des vierten Transistors (156) mit der zweiten Leitung (101) verbunden ist; und

wobei der andere Anschluss des Source - oder Drain- Anschlusses des dritten Transistors (155) mit der zweiten Leitung (101) verbunden ist.

2. Verfahren zum Betreiben einer Halbleitervorrichtung nach Anspruch 1, wobei das Verfahren die folgenden Schritte umfasst:

15

20

25

35

40

45

Bewirken, dass in einer ersten Periode ein erster Strom von der ersten Leitung (104) mindestens über den zweiten Transistor (108) zu der zweiten Leitung (101) fließt; und

Bewirken, dass in einer zweiten Periode ein zweiter Strom von der ersten Leitung (104) mindestens über den zweiten Transistor (108) und den ersten Transistor (107) zu dem EL-Element (110) fließt.

#### Revendications

1. Dispositif semi-conducteur comprenant:

une première ligne (104) étant une ligne d'alimentation en courant;

une seconde ligne (101) étant une ligne de signal de source;

un premier transistor (107);

un second transistor (108);

un troisième transistor (155);

un quatrième transistor (156);

un condensateur (109); et

un élément électroluminescent (EL) (110),

dans lequel l'un d'une source et d'un drain du premier transistor (107) est connecté électriquement à l'élément EL (110) afin qu'un courant de l'un de la source et du drain du premier transistor (107) circule dans l'élément EL (110),

dans lequel une grille du premier transistor (107) est connectée électriquement à une grille du second transistor (108) afin qu'une première tension de la grille du premier transistor (107) soit fournie à la grille du second transistor (108), dans lequel l'un d'une source et d'un drain du

second transistor (108) est connecté électriquement à la première ligne (104), dans lequel l'autre de la source et du drain du premier transistor (107) est connecté électrique-

ment à l'autre de la source et du drain du second transistor (108) afin qu'une seconde tension de l'autre de la source et du drain du premier transistor (107) soit fournie à l'autre de la source et

du drain du second transistor (108), et dans lequel l'un d'une source et d'un drain du troisième transistor (155) est connecté électriquement à l'autre de la source et du drain du second transistor (108) afin qu'une troisième tension de l'un de la source et du drain du troisième transistor (155) soit fournie à l'autre de la source et du drain du second transistor (108)

caractérisé par

une troisième ligne (102); et

une quatrième ligne (103);

dans lequel une grille du troisième transistor (155) est connectée à la troisième ligne (102); dans lequel une grille du quatrième transistor

(156) est connectée à la quatrième ligne (103); dans lequel une première borne du condensateur (109) est connectée à la première ligne (104) et une seconde borne du condensateur (109) est connectée à une grille du premier transistor (107), à une grille du second transistor (108) et à l'un d'une source et d'un drain du quatrième transistor (156);

dans lequel l'autre de la source et du drain du quatrième transistor (156) est connecté à la seconde ligne (101); et

dans lequel l'autre de la source et du drain du troisième transistor (155) est connecté à la seconde ligne (101).

 Méthode de commande d'un dispositif semi-conducteur selon la revendication 1, la méthode comprenant les étapes de

faire circuler un premier courant de la première ligne (104) à la seconde ligne (101) par au moins le second transistor (108) dans une première période; et faire circuler un second courant de la première ligne (104) à l'élément EL (110) par au moins le second transistor (108) et le premier transistor (107) dans une second période.

29





Fig. 2A



Fig. 2B



Fig. 2C



Fig. 2D













Fig. 5



Fig. 6



Fig. 7B







Fig. 8



Fig. 9



Fig. 10



Fig. 11



Fig. 12



Fig. 13

Fig. 14A



Fig. 14B



Fig. 14C



Fig. 14D





Fig. 15B







Fig. 17

Fig. 18A

Fig. 18B



Fig. 18C



Fig. 18D





Fig. 19

Fig. 20A



Fig. 20B



Fig. 20C



Fig. 20D













Fig. 25











Fig. 29A



Fig. 29B



Fig. 29C



Fig. 29D



Fig. 30A

Fig. 30B





Fig. 30C

Fig. 30D





Fig. 31A



Fig. 31B



Fig. 31C



Fig. 31D



Fig. 32A

Fig. 32B



Fig. 32C

Fig. 32D





Fig. 33A



Fig. 33B



Fig. 33C



Fig. 33D



Fig. 34A

Fig. 34B





Fig. 35

Fig. 36A



Fig. 36B



Fig. 36C



Fig. 37A



Fig. 37B



Fig. 37C



Fig. 38A



Fig. 38B



Fig. 38C





Fig. 40A



Fig. 40B



Fig. 40C



|                                                                                      | 1st structure (Fig.6)                       | 2nd structure (Fig. 17)                                                                      | 1st structure (Fig. 6) 2nd structure (Fig. 17) 3rd structure (Fig. 19) |
|--------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
|                                                                                      |                                             |                                                                                              |                                                                        |
| relationship between<br>signal current lass and<br>current let flowing in EL element | ldata = IEL                                 | ldata = IEL                                                                                  | ldata ‡ IEL                                                            |
| relationship between<br>current-voltage converter TFT<br>and driver TFT              | converter TFT:608<br>driver TFT:608 →common | converter TFT: 608   converter TFT: 1709 driver TFT: 1709 → common driver TFT: 1709 → common | converter TFT:1907<br>driver TFT:1908                                  |
| signal current in write-in period                                                    | current doesn't flow<br>in EL element       | current flows in EL element                                                                  | current doesn't flow · in EL element                                   |
| numbers of gate signal line                                                          | 3                                           | က                                                                                            | 2                                                                      |

Table 1

|                                                                                       | 1st structure (Fig. 6)                      | 2nd structure (Eig 17)                                                                       | (Or a character for the force         | *                                       |                                                                            |
|---------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------|----------------------------------------------------------------------------|
|                                                                                       |                                             | בונת כנותכותו כי ופי ויי                                                                     | ord situature (F18.19)                | Embodiment Mode   (Fig. 1)              | Structure (rig. 19) Embodiment Mode 1 (rig. 1) Embodiment Mode 2 (Fig. 28) |
| relationship between<br>signal current lasts and<br>current IEL flowing in EL element | ldata = IEL                                 | ldata = IEL                                                                                  | Idata 掉 IEL                           | ldata ∳ IEL                             | Idata 🗦 IEL                                                                |
| relationship between<br>current-voltage converter TFT<br>and driver TFT               | converter TFT:608<br>driver TFT:608 →common | converter TFT: 608 converter TFT: 1709<br>driver TFT: 608 → common driver TFT: 1709 → common | converter TFT:1907<br>driver TFT:1908 | converter TFT:108<br>driver TFT:107+108 | converter TFT: 2808<br>driver TFT: 2807+2808                               |
| signal current in write-in period                                                     | current doesn't flow<br>in EL element       | current flows in EL element in EL element                                                    | current doesn't flow<br>in EL element | current doesn't flow<br>in EL element   | current flows in EL element                                                |
| numbers of gate signal line                                                           | က                                           | င                                                                                            | 2                                     | 2                                       | 8                                                                          |

Table 2

Chemical Formula 1

Εt

Chemical Formula 2

E t

Chemical Formula 3

# EP 2 290 642 B1

# REFERENCES CITED IN THE DESCRIPTION

This list of references cited by the applicant is for the reader's convenience only. It does not form part of the European patent document. Even though great care has been taken in compiling the references, errors or omissions cannot be excluded and the EPO disclaims all liability in this regard.

# Patent documents cited in the description

- JP 2001005426 B [0146]
- JP 2000086968 A **[0146] [0211]**

JP 2001005426 A [0211]

# Non-patent literature cited in the description

- T. TSUTSUI; C. ADACHI; S. SAITO. Photochemical processes in Organized Molecular Systems. Elsevier Sci. Pub, 1991, 437 [0274]
- M. A. BALDO; D.F.O' BRIEN; Y. YOU; A. SHOUSTIKOV; S. SIBLEY; M.E. THOMPSON;
   S.R. FORREST. Nature, 1998, vol. 395, 151 [0276]
- M.A. BALDO; S. LAMANSKY; P.E. BURROWS;
   M.E. THOMPSON; S.R. FORREST. Appl. Phys. Lett., 1999, vol. 75, 4 [0278]
- T.TSUTSUI; M.-J.YANG; M. YAHIRO; K. NAKAMURA; T.WATANABE; T. TSUJI; Y. FUKUDA; T. WAKIMOTO; S. MAYAGUCHI. Jpn, Appl. Phys., 1999, vol. 38 (12B), L1502 [0278]



| 专利名称(译)        | 用于TFT显示矩阵的半导体器件                                                                                                                               |         |            |  |  |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|--|--|
| 公开(公告)号        | EP2290642B1                                                                                                                                   | 公开(公告)日 | 2015-12-23 |  |  |
| 申请号            | EP2010179391                                                                                                                                  | 申请日     | 2002-09-11 |  |  |
| [标]申请(专利权)人(译) | 株式会社半导体能源研究所                                                                                                                                  |         |            |  |  |
| 申请(专利权)人(译)    | 半导体能源研究所有限公司.                                                                                                                                 |         |            |  |  |
| 当前申请(专利权)人(译)  | 半导体能源研究所有限公司.                                                                                                                                 |         |            |  |  |
| [标]发明人         | KIMURA HAJIME                                                                                                                                 |         |            |  |  |
| 发明人            | KIMURA, HAJIME                                                                                                                                |         |            |  |  |
| IPC分类号         | G09G3/30 G11C5/14 G09G3/32                                                                                                                    |         |            |  |  |
| CPC分类号         | H01L27/088 G09G3/3241 G09G3/3283 G09G2300/0426 G09G2300/0814 G09G2300/0852 G09G2300 /0861 G09G2310/0251 G09G2320/0233 G09G2320/0252 H01L27/15 |         |            |  |  |
| 优先权            | 2001290287 2001-09-21 JP<br>2001304643 2001-09-28 JP<br>2002152727 2002-05-27 JP                                                              |         |            |  |  |
| 其他公开文献         | EP2290642A3<br>EP2290642A2                                                                                                                    |         |            |  |  |
| 外部链接           | Espacenet                                                                                                                                     |         |            |  |  |

# 摘要(译)

一种半导体器件,包括:第一晶体管;第二个晶体管;第三晶体管; EL元件,其中第一晶体管的源极和漏极中的一个电连接到EL元件,其中第一晶体管的栅极电连接到第二晶体管的栅极,其中源极和源极之一第二晶体管的漏极电连接到第一线,其中第一晶体管的源极和漏极中的另一个电连接到第二晶体管的源极和漏极中的另一个,并且其中源极和漏极中的一个第三晶体管的漏极电连接到第二晶体管的源极和漏极中的另一个。



Fig. 1B