#### (12) INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT)

# (19) World Intellectual Property Organization

International Bureau



# 

## (10) International Publication Number WO 2011/064761 A1

#### (43) International Publication Date 3 June 2011 (03.06.2011)

- (51) International Patent Classification: G09G 3/22 (2006.01) G09G 3/32 (2006.01)
- (21) International Application Number:

PCT/IB2010/055486

(22) International Filing Date:

29 November 2010 (29.11.2010)

(25) Filing Language:

**English** 

(26) Publication Language:

English

(30) Priority Data:

2688870 30 November 2009 (30.11.2009)

CA

- (71) Applicant (for all designated States except US): IGNIS INNOVATION INC. [CA/CA]; 22 Frederick Street, Suite 1025, Kitchener, Ontario N2H 6M6 (CA).
- (72) Inventors; and
- (75) Inventors/Applicants (for US only): CHAJI, Gholamreza [CA/CA]; 463 Kelso Drive, Waterloo, Ontario N2V 2S3 (CA). DIONNE, Joseph, Marcel [CA/CA]; 541 Willow Wood Drive, Waterloo, Ontario N2T 2T5 (CA). HORMATI, Abbas [CA/CA]; 57 Queen St. N, Apt. 708, Kitchener, Ontario N2H 6T7 (CA). LIU, Tong [CA/CA]; 201 Buttercup Court, Waterloo, Ontario N2V 2W6 (CA). ALEXANDER, Stefan [CA/CA]; 91 Arthur St. S., Elmira, Ontario N3B 2N1 (CA).
- (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AO, AT, AU, AZ, BA, BB, BG, BH, BR, BW, BY, BZ, CA, CH, CL, CN, CO, CR, CU, CZ, DE, DK, DM, DO, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IS, JP, KE, KG, KM, KN, KP, KR, KZ, LA, LC, LK, LR, LS, LT, LU, LY, MA, MD, ME, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PE, PG, PH, PL, PT, RO, RS, RU, SC, SD, SE, SG, SK, SL, SM, ST, SV, SY, TH, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW.
- **Designated States** (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LR, LS, MW, MZ, NA, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European (AL, AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HR, HU, IE, IS, IT, LT, LU, LV, MC, MK, MT, NL, NO, PL, PT, RO, RS, SE, SI, SK, SM, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG).

#### Published:

- with international search report (Art. 21(3))
- before the expiration of the time limit for amending the claims and to be republished in the event of receipt of amendments (Rule 48.2(h))

#### (54) Title: SYSTEM AND METHODS FOR AGING COMPENSATION IN AMOLED DISPLAYS



FIG. 1

(57) Abstract: Methods and systems to provide baseline measurements for aging compensation for a display device are disclosed. An example display system has a plurality of active pixels and a reference pixel. Common input signals are provided to the reference pixel and the plurality of active pixels. The outputs of the reference pixel is measured and compared to the output of the active pixels to determine aging effects. The display system may also be tested applying a first known reference current to a current comparator with a second variable reference current and the output of a device under test such as one of the pixels. The variable reference current is adjusted until the second current and the output of the device under test is equivalent of the first current. The resulting current of the device under test is stored in a look up table for a baseline for aging measurements during the display system operation. The display system may also be tested to determine production flaws by determining anomalies such as short circuits in pixel components such as OLEDs and drive transistors.



PCT/IB2010/055486

# SYSTEM AND METHODS FOR AGING COMPENSATION IN AMOLED DISPLAYS

- 1 -

#### PRIORITY CLAIM

[0001] This application claims priority to Canadian Application No. 2,688,870, which was filed November 30, 2010.

#### **COPYRIGHT**

[0002] A portion of the disclosure of this patent document contains material which is subject to copyright protection. The copyright owner has no objection to the facsimile reproduction by anyone of the patent disclosure, as it appears in the Patent and Trademark Office patent files or records, but otherwise reserves all copyright rights whatsoever.

#### FIELD OF THE INVENTION

[0003] The present invention generally relates to active matrix organic light emitting device (AMOLED) displays, and particularly determining aging conditions requiring compensation for the pixels of such displays.

#### **BACKGROUND**

[0004] Currently, active matrix organic light emitting device ("AMOLED") displays are being introduced. The advantages of such displays include lower power consumption, manufacturing flexibility and faster refresh rate over conventional liquid crystal displays. In contrast to conventional liquid crystal displays, there is no backlighting in an AMOLED display as each pixel consists of different colored OLEDs emitting light independently. The OLEDs emit light based on current supplied through a drive transistor. The drive transistor is typically a thin film transistor (TFT). The power consumed in each pixel has a direct relation with the magnitude of the generated light in that pixel.

[0005] The drive-in current of the drive transistor determines the pixel's OLED luminance. Since the pixel circuits are voltage programmable, the spatial-temporal thermal profile of the display surface changing the voltage-current characteristic of the drive transistor impacts the quality of the display. The rate of the short-time aging of the thin film transistor devices is also temperature dependent. Further the output of the pixel is affected by long term aging of the drive transistor. Proper corrections can be applied to the video stream

in order to compensate for the unwanted thermal-driven visual effects. Long term aging of the drive transistor may be properly determined via calibrating the pixel against stored data of the pixel to determine the aging effects. Accurate aging data is therefore necessary throughout the lifetime of the display device.

[0006] Currently, displays having pixels are tested prior to shipping by powering all the pixels at full brightness. The array of pixels is then optically inspected to determine whether all of the pixels are functioning. However, optical inspection fails to detect electrical faults that may not manifest themselves in the output of the pixel. The baseline data for pixels is based on design parameters and characteristics of the pixels determined prior to leaving the factory but this does not account for the actual physical characteristics of the pixels in themselves.

[0007] Various compensation systems use a normal driving scheme where a video frame is always shown on the panel and the OLED and TFT circuitries are constantly under electrical stress. Moreover, pixel calibration (data replacement and measurement) of each sub-pixel occurs during each video frame by changing the grayscale value of the active sub-pixel to a desired value. This causes a visual artifact of seeing the measured sub-pixel during the calibration. It may also worsen the aging of the measured sub-pixel, since the modified grayscale level is kept on the sub-pixel for the duration of the entire frame.

[0008] Therefore, there is a need for techniques to provide accurate measurement of the display temporal and spatial information and ways of applying this information to improve display uniformity in an AMOLED display. There is also a need to determine baseline measurements of pixel characteristics accurately for aging compensation purposes.

#### **SUMMARY**

[0009] Aspects of the present disclosure include a voltage-programmed display panel allowing measurement of effects on pixels in the panel. The panel includes a plurality of active pixels forming the display panel to display an image under an operating condition. The active pixels are each coupled to a supply line and a programming line. A reference pixel is coupled to the supply line and the programming line. The reference pixel has a controlled condition independent of the operating condition of the active pixels. A controller is coupled to each of the plurality of active pixels and reference pixel. The controller causes

a test voltage to be applied to the plurality of active pixels and the reference pixel. The controller compares an output of the reference pixel in comparison with the output of one of the plurality of active pixels.

[0010] Another example is a method of determining a baseline value for aging effects of a transistor based display including a plurality of light emitting device pixels. Each of the pixels has a programming voltage input to determine brightness. A set programming voltage is input to a device under test of the display. An output current is generated based on the set programming voltage input. A first reference current and a variable second reference current is compared with the output current via a current comparator until the first reference current and the combination of the second reference current and the output current is the same. The output current value based on the value of the second reference current is determined when the combination of the second reference current and the output current is the same as the first reference current.

[0011] Another example is a method for determining data for production of a display device having a plurality of pixels. A test signal is applied to each of the plurality of pixels. Voltage and current characteristics are measured for each of the pixels. It is determined whether anomalies exist for each of the pixels. The anomaly data from the pixels demonstrating anomalies is stored.

[0012] Another example is a display system including an array of pixels to display images. A memory includes characteristic data. A profile generator is coupled to the memory to generate a plurality of luminance profiles based on the characteristic data. A controller is coupled to the profile generator and the array of pixels to change the luminance of the array of pixels according to a selected one of the plurality of luminance profiles.

[0013] The foregoing and additional aspects and embodiments of the present invention will be apparent to those of ordinary skill in the art in view of the detailed description of various embodiments and/or aspects, which is made with reference to the drawings, a brief description of which is provided next.

#### **BRIEF DESCRIPTION OF THE DRAWINGS**

[0014] The foregoing and other advantages of the invention will become apparent upon reading the following detailed description and upon reference to the drawings.

- [0015] FIG. 1 is a block diagram of a AMOLED display with reference pixels to correct data for parameter compensation control;
- [0016] FIG. 2A is a block diagram of a driver circuit of one of the pixels of the AMOLED that may be tested for aging parameters;
- [0017] FIG. 2B is a circuit diagram of a driver circuit of one of the pixels of the AMOLED;
- [0018] FIG. 3 is a block diagram for a system to determine one of the baseline aging parameters for a device under test;
- [0019] FIG. 4A is a block diagram of the current comparator in FIG. 3 for a comparison of a reference current level to the device under test for use in aging compensation;
  - [0020] FIG. 4B is a detailed circuit diagram of the current comparator in FIG. 4A;
- [0021] FIG. 4C is a detailed block diagram of the device under test in FIG. 3 coupled to the current comparator in FIG. 4A;
- [0022] FIG. 5A is a signal timing diagram of the signals for the current comparator in FIGs. 3-4 in the process of determining the current output of a device under test;
- [0023] FIG. 5B is a signal timing diagram of the signals for calibrating the bias current for the current comparator in FIGs. 3-4;
- [0024] FIG. 6 is a block diagram of a reference current system to compensate for the aging of the AMOLED display in FIG. 1;
- [0025] FIG. 7 is a block diagram of a system for the use of multiple luminance profiles for adjustment of a display in different circumstances;
- [0026] FIG. 8 are frame diagrams of video frames for calibration of pixels in a display; and
- [0027] FIG. 9 is a graph showing the use of a small current applied to a reference pixel for more accurate aging compensation.
- [0028] While the invention is susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and will be described in detail herein. It should be understood, however, that the invention is not intended to be limited to the particular forms disclosed. Rather, the invention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.

WO 2011/064761

#### **DETAILED DESCRIPTION**

- 5 -

[0029] FIG. 1 is an electronic display system 100 having an active matrix area or pixel array 102 in which an array of active pixels 104a-d are arranged in a row and column configuration. For ease of illustration, only two rows and columns are shown. External to the active matrix area which is the pixel array 102 is a peripheral area 106 where peripheral circuitry for driving and controlling the area of the pixel array 102 are disposed. The peripheral circuitry includes a gate or address driver circuit 108, a source or data driver circuit 110, a controller 112, and an optional supply voltage (e.g., Vdd) driver 114. The controller 112 controls the gate, source, and supply voltage drivers 108, 110, 114. The gate driver 108, under control of the controller 112, operates on address or select lines SEL[i], SEL[i+1], and so forth, one for each row of pixels 104 in the pixel array 102. In pixel sharing configurations described below, the gate or address driver circuit 108 can also optionally operate on global select lines GSEL[j] and optionally /GSEL[j], which operate on multiple rows of pixels 104a-d in the pixel array 102, such as every two rows of pixels 104a-d. The source driver circuit 110, under control of the controller 112, operates on voltage data lines Vdata[k], Vdata[k+1], and so forth, one for each column of pixels 104a-d in the pixel array 102. The voltage data lines carry voltage programming information to each pixel 104 indicative of brightness of each light emitting device in the pixel 104. A storage element, such as a capacitor, in each pixel 104 stores the voltage programming information until an emission or driving cycle turns on the light emitting device. The optional supply voltage driver 114, under control of the controller 112, controls a supply voltage (EL Vdd) line, one for each row of pixels 104a-d in the pixel array 102.

[0030] The display system 100 may also include a current source circuit, which supplies a fixed current on current bias lines. In some configurations, a reference current can be supplied to the current source circuit. In such configurations, a current source control controls the timing of the application of a bias current on the current bias lines. In configurations in which the reference current is not supplied to the current source circuit, a current source address driver controls the timing of the application of a bias current on the current bias lines.

[0031] As is known, each pixel 104a-d in the display system 100 needs to be programmed with information indicating the brightness of the light emitting device in the

pixel 104a-d. A frame defines the time period that includes a programming cycle or phase during which each and every pixel in the display system 100 is programmed with a programming voltage indicative of a brightness and a driving or emission cycle or phase during which each light emitting device in each pixel is turned on to emit light at a brightness commensurate with the programming voltage stored in a storage element. A frame is thus one of many still images that compose a complete moving picture displayed on the display system 100. There are at least two schemes for programming and driving the pixels: row-by-row, or frame-by-frame. In row-by-row programming, a row of pixels is programmed and then driven before the next row of pixels is programmed and driven. In frame-by-frame programming, all rows of pixels in the display system 100 are programmed first, and all of the frames are driven row-by-row. Either scheme can employ a brief vertical blanking time at the beginning or end of each frame during which the pixels are neither programmed nor driven.

[0032] The components located outside of the pixel array 102 may be disposed in a peripheral area 106 around the pixel array 102 on the same physical substrate on which the pixel array 102 is disposed. These components include the gate driver 108, the source driver 110 and the optional supply voltage control 114. Alternately, some of the components in the peripheral area can be disposed on the same substrate as the pixel array 102 while other components are disposed on a different substrate, or all of the components in the peripheral area can be disposed on a substrate different from the substrate on which the pixel array 102 is disposed. Together, the gate driver 108, the source driver 110, and the supply voltage control 114 make up a display driver circuit. The display driver circuit in some configurations may include the gate driver 108 and the source driver 110 but not the supply voltage control 114.

[0033] The display system 100 further includes a current supply and readout circuit 120, which reads output data from data output lines, VD [k], VD [k+1], and so forth, one for each column of pixels 104a, 104c in the pixel array 102. A set of column reference pixels 130 is fabricated on the edge of the pixel array 102 at the end of each column such as the column of pixels 104a and 104c. The column reference pixels 130 also may receive input signals from the controller 112 and output data signals to the current supply and readout circuit 120. The column reference pixels 130 include the drive transistor and an OLED but are not part of the pixel array 102 that displays images. As will be explained below, the

- 7 -

column reference pixels 130 are not driven for most of the programming cycle because they are not part of the pixel array 102 to display images and therefore do not age from the constant application of programming voltages as compared to the pixels 104a and 104c. Although only one column reference pixel 130 is shown in FIG. 1, it is to be understood that there may be any number of column reference pixels although two to five such reference pixels may be used for each column of pixels in this example. Each row of pixels in the array 102 also includes row reference pixels 132 at the ends of each row of pixels 104a-d such as the pixels 104a and 104b. The row reference pixels 132 include the drive transistor and an OLED but are not part of the pixel array 102 that displays images. As will be explained the row reference pixels 132 have the function of providing a reference check for luminance curves for the pixels which were determined at the time of production.

[0034] FIG. 2A shows a block diagram of a driver circuit 200 for the pixel 104 in FIG. 1. FIG. 2B shows a detailed circuit diagram for one example of the driver circuit 200. The driver circuit 200 includes a drive device 202, an organic light emitting device ("OLED") 204, a storage element 206, and a switching device 208. A voltage source 212 is coupled to the drive transistor 206. A select line 214 is to the switching device to activate the driver circuit 200. A data line 216 allows a programming voltage to be applied to the OLED 204. A monitoring line 218 allows outputs of the OLED 204 and or the drive device 202 to be monitored.

[0035] FIG. 2B shows one example of a circuit to implement the driver circuit 200 in FIG. 2A. As shown in FIG. 2B, the drive device 202 is a drive transistor which is a thin film transistor in this example that is fabricated from amorphous silicon. The storage element 206 is a capacitor in this example. The switching device 208 includes a select transistor 226 and a monitoring transistor 230 that switch the different signals to the drive circuit 200. The select line 214 is coupled to the select transistor 226 and the monitoring transistor 230. During the readout time, the select line 214 is pulled high. A programming voltage may be applied via the programming voltage input line 216. A monitoring voltage may be read from the monitoring line 218 that is coupled to the monitoring transistor 230. The signal to the select line 214 may be sent in parallel with the pixel programming cycle. As will be explained below, the driver circuit 200 may be periodically tested by applying reference voltage to the gate of the drive transistor.

[0036] There are several techniques for extracting electrical characteristics data from a device under test (DUT) such as the display system 100. The device under test (DUT) can be any material (or device) including (but not limited to) a light emitting diode (LED), or OLED. This measurement may be effective in determining the aging (and/or uniformity) of an OLED in a panel composed of an array of pixels such as the array 102 in FIG. 1. This extracted data can be stored in lookup tables as raw or processed data in memory in the controller 112 in FIG. 1. The lookup tables may be used to compensate for any shift in the electrical parameters of the backplane (e.g., threshold voltage shift) or OLED (e.g., shift in the OLED operating voltage). Despite using an OLED display in FIG. 1 in these examples, the techniques described herein may be applied to any display technology including but not limited to OLED, liquid crystal displays (LCD), light emitting diode displays, or plasma displays. In the case of OLED, the electrical information measured may provide an indication of any aging that may have occurred.

[0037] Current may be applied to the device under test and the output voltage may be measured. In this example, the voltage is measured with an analog to digital converter (ADC). A higher programming voltage is necessary for a device such as an OLED that ages as compared to the programming voltage for a new OLED for the same output. This method gives a direct measurement of that voltage change for the device under test. Current flow can be in any direction but the current is generally fed into the device under test (DUT) for illustration purposes.

[0038] FIG. 3 is a block diagram of a comparison system 300 that may be used to determine a baseline value for a device under test 302 to determine the effects of aging on the device under test 302. The comparison system uses two reference currents to determine the baseline current output of the device under test 302. The device under test 302 may be either the drive transistor such as the drive transistor 202 in FIG. 2B or an OLED such as the OLED 204 in FIG. 2B. Of course other types of display devices may also be tested using the system shown in FIG. 3. The device under test 302 has a programming voltage input 304 that is held at a constant level to output a current. A current comparator 306 has a first reference current input 308 and a second reference current input 310. The reference current input 308 is coupled to a first reference current source 312 via a switch 314. The second current input 310 of the comparator 306 is coupled to a second reference current source 316 via a switch

- 9 -

318. An output 320 of the device under test 302 is also coupled to the second current input 310. The current comparator 306 includes a comparison output 322.

[0039] By keeping the voltage to the input 304 constant, the output current of the device under test 302 is also constant. This current depends on the characteristics of the device under test 302. A constant current is established for the first reference current from the first reference current source 312 and via the switch 314 the first reference current is applied to the first input 308 of the current comparator 306. The second reference current is adjusted to different levels with each level being connected via the switch 318 to the second input 310 of the comparator 306. The second reference current is combined with the output current of the device under test 302. Since the first and second reference current levels are known, the difference between the two reference current levels from the output 322 of the current comparator 306 is the current level of the device under test 302. The resulting output current is stored for the device under test 302 and compared with the current measured based on the same programming voltage level periodically during the lifetime operation of the device under test 302 to determine the effects of aging.

[0040] The resulting determined device current may be stored in look up tables for each device in the display. As the device under test 302 ages, the current will change from the expected level and therefore the programming voltage may be changed to compensate for the effects of aging based on the base line current determined through the calibration process in FIG. 3.

[0041] FIG. 4A is a block diagram of a current comparator circuit 400 that may be used to compare reference currents with a device under test 302 such as in FIG. 3. The current comparator circuit 400 has a control junction 402 that allows various current inputs such as two reference currents and the current of the device under test such as the pixel driver circuit 200 in FIG. 1. The current may be a positive current when the current of the drive transistor 202 is compared or negative when the current of the OLED 204 is compared. The current comparator circuit 400 also includes an operational trans-resistance amplifier circuit 404, a preamplifier 406 and a voltage comparator circuit 408 that produces a voltage output 410. The combined currents are input to the operational trans-resistance amplifier circuit 404 and converted to a voltage. The voltage is fed to the preamplifier and the voltage comparator circuit 408 determines whether the difference in currents is positive or negative and outputs a respective one or a zero value.

WO 2011/064761

- 10 -

PCT/IB2010/055486

[0042] FIG. 4B is a circuit diagram of the components of the example current comparator system 400 in FIG. 4A that may be used to compare the currents as described in the process in FIG. 3 for a device under test such as the device 302. The operational transresistance amplifier circuit 404 includes an operational amplifier 412, a first voltage input 414 (CMP\_VB), a second voltage input 416 (CMP\_VB), a current input 418, and a bias current source 420. The operational trans-resistance amplifier circuit 404 also includes two calibration switches 424 and 426. As will be explained below, various currents such as the current of the device under test 302, a variable first reference current and a fixed second reference current as shown in FIG. 3 are coupled to the current input 418 in this example. Of course, the fixed second reference current may be set to zero if desired.

[0043] The first reference current input is coupled to the negative input of the operational amplifier 412. The negative input of the operational amplifier 412 is therefore coupled to the output current of the device under test 302 in FIG. 3 as well as one or two reference currents. The positive input of the operational amplifier 412 is coupled to the first voltage input 414. The output of the operational amplifier 412 is coupled to the gate of a transistor 432. A resistor 434 is coupled between the negative input of the operational amplifier 412 and the source of the transistor 432. A resistor 436 is coupled between the source of the transistor 432 and the second voltage input 416.

[0044] The drain of the transistor 432 is coupled directly to the drain of a transistor 446 and via the calibration switch 426 to the gate. A sampling capacitor 444 is coupled between the gate of the transistor 446 and a voltage supply rail 411 through a switch 424. The source of the 446 is also coupled to the supply rail 411. The drain and gate of the transistor 446 are coupled to the gate terminals of transistors 440 and 442, respectively. The sources of the transistors 440 and 442 are tied together and coupled to a bias current source 438. The drains of the transistors 442 and 440 are coupled to respective transistors 448 and 450 which are wired in diode-connected configuration to the supply voltage. As shown in FIG. 4B, the transistors 440, 442, 448 and 450 and the bias current source 438 are parts of the preamplifier 406

[0045] The drains of the transistors 442 and 440 are coupled to the gates of the respective transistors 452 and 454. The drains of the transistors 452 and 454 are coupled to the transistors 456 and 458. The drains of the transistors 456 and 458 are coupled to the respective sources of the transistors 460 and 462. The drain and gate terminals of the

WO 2011/064761

- 11 -

transistors 460 and 462 are coupled to the respective drain and gate terminals of the transistors 464 and 466. The source terminals of the transistors 464 and 466 are coupled to the supply voltage. The sources and drains of the transistors 464 and 466 are tied to the respective sources and drains of transistors 468 and 470. The gates of the transistors 456 and 458 are tied to an enable input 472. The enable input 472 is also tied to the gates of dual transistors 468 and 470.

[0046] A buffer circuit 474 is coupled to the drain of the transistor 462 and the gate of the transistor 460. The output voltage 410 is coupled to a buffer circuit 476 which is coupled to the drain of the transistor 460 and the gate of the transistor 462. The buffer circuit 474 is used to balance the buffer 476. The transistors 452, 454, 456, 458, 460, 462, 464, 466, 468 and 470 and the buffer circuits 474 and 476 make up the voltage comparator circuit 408.

[0047] The current comparator system 400 may be based on any integrated circuit technology including but not limited to CMOS semiconductor fabrication. The components of the current comparator system 400 are CMOS devices in this example. The values for the input voltages 414 and 416 are determined for a given reference current level from the first current input 418 (I<sub>ref</sub>). In this example, the voltage levels for both the input voltages 414 and 416 are the same. The voltage inputs 414 and 416 to the operational amplifier 412 may be controlled using a digital to analog converter (DAC) device which is not shown in FIG. 4. Level shifters can also be added if the voltage ranges of the DACs are insufficient. The bias current may originate from a voltage controlled current source such as an operational transimpedance amplifier circuit or a transistor such as a thin film transistor.

[0048] FIG. 4C shows a detailed block diagram of one example of a test system such as the system 300 shown in FIG. 3. The test system in FIG. 4C is coupled to a device under test 302 which may be a pixel driver circuit such as the pixel driver circuit 200 shown in FIG. 2. In this example, all of the driver circuits for a panel display are tested. A gate driver circuit 480 is coupled to the select lines of all of the driver circuits. The gate driver circuit 480 includes an enable input, which in this example enables the device under test 302 when the signal on the input is low.

[0049] The device under test 302 receives a data signal from a source driver circuit 484. The source circuit 484 may be a source driver such as the source driver 120 in FIG. 1. The data signal is a programming voltage of a predetermined value. The device under test 302 outputs a current on a monitoring line when the gate driver circuit 480 enables the

- 12 -

device. The output of the monitoring line from the device under test 302 is coupled to an analog multiplexer circuit 482 that allows multiple devices to be tested. In this example, the analog multiplexer circuit 482 allows multiplexing of 210 inputs, but of course any number of inputs may be multiplexed.

[0050] The signal output from the device under test 302 is coupled to the reference current input 418 of the operational trans-resistance amplifier circuit 404. In this example a variable reference current source is coupled to the current input 418 as described in FIG. 3. In this example, there is no fixed reference current such as the first reference current source in FIG. 3. The value of first reference current source in FIG. 3 in this example is therefore considered to be zero.

[0051] FIG. 5A is a timing diagram of the signals for the current comparator shown in FIGs. 4A-4C. The timing diagram in FIG. 5A shows a gate enable signal 502 to the gate driver 480 in FIG. 4C, a CSE enable signal 504 that is coupled to the analog multiplexer 482, a current reference signal 506 that is produced by a variable reference current source that is set at a predetermined level for each iteration of the test process and coupled to the current input 418, a calibration signal 508 that controls the calibration switch 426, a calibration signal 510 that controls the calibration switch 424, a comparator enable signal 512 that is coupled to the enable input 472, and the output voltage 514 over the output 410. The CSE enable signal 504 is kept high to ensure that any leakage on the monitoring line from the device under test 302 is eliminated in the final current comparison.

[0052] In a first phase 520, the gate enable signal 502 is pulled high and therefore the output of the device under test 302 in FIG. 4C is zero. The only currents that are input to the current comparator 400 are therefore leakage currents from the monitoring line from the device under test 302. The output of the reference current 506 is also set to zero such that the optimum quiescent condition of the transistors 432 and 436 in FIGs. 4B and 4C is minimally affected only by line leakage or the offset of the readout circuitry. The calibration signal 508 is set high causing the calibration switch 426 to close. The calibration signal 510 is set high to cause the calibration switch 424 to close. The comparator enable signal 512 is set low and the output from the voltage comparator circuit 408 is reset to a logical one. The leakage current is therefore input in the current input 418 and a voltage representing the leakage current from the monitoring line on the panel and is stored on the capacitor 444.

- 13 -

[0053] In a second phase 522, the gate enable signal 502 is pulled low and therefore the output of the device under test 302 produces an unknown current at a set programming voltage input from the source circuit 484. The current from the device under test 302 is input through the current input 418 along with the reference current 506 which is set at a first predetermined value and opposite the direction of the current of the device under test. The current input 418 therefore is the difference between the reference current 506 and the current from the device under test 302. The calibration signal 510 is momentarily set low to open the switch 424. The calibration signal 508 is then set low and therefore the switch 426 is opened. The calibration signal 510 to the switch 424 is then set high to close the switch 424 to control the charge on the capacitor 444. The comparator enable signal 512 remains low and therefore there is no output from the voltage comparator circuit 408.

[0054] In a third phase 524, the comparator enable signal 512 is pulled high and the voltage comparator 408 produces an output on the voltage output 410. In this example, a positive voltage output logical one for the output voltage signal 514 indicates a positive current therefore showing that the current of the device under test 302 is greater than the predetermined reference current. A zero voltage on the voltage output 410 indicates a negative current showing that the current of the device under test 302 is less than the predetermined level of the reference current. In this manner, any difference between the current of the device under test and the reference current is amplified and detected by the current comparator circuit 400. The value of the reference current is then shifted based on the result to a second predetermined level and the phases 520, 522 and 524 are repeated. Adjusting the reference current allows the comparator circuit 400 to be used by the test system to determine the current output by the device under test 302.

[0055] FIG. 5B is a timing diagram of the signals applied to the test system shown in FIG. 4C in order to determine an optimal bias current value for the bias current source 420 in FIG. 4B for the operational trans-resistance amplifier circuit 404. In order to achieve the maximum signal-to-noise ratio (SNR) for the current comparator circuit 400 it is essential to calibrate the current comparator. The calibration is achieved by means of fine tuning of the bias current source 420. The optimum bias current level for the bias current source 420 minimizes the noise power during the measurement of a pixel which is also a function of the line leakage. Accordingly, it is required to capture the line leakage during the calibration of the current comparator.

PCT/IB2010/055486

[0056] The timing diagram in FIG. 5B shows a gate enable signal 552 to the gate driver 480 in FIG. 4C, a CSE enable signal 554 that is coupled to the analog multiplexer 482, a current reference signal 556 that is produced by a variable reference current source that is set at a predetermined level for each iteration of the calibration process and coupled to the current input 418, a calibration signal 558 that controls the calibration switch 426, a comparator enable signal 560 that is coupled to the enable input 472, and the output voltage 562 over the output 410.

[0057] The CSE enable signal 554 is kept high to ensure that any leakage on the line is eliminated in the final current comparison. The gate enable signal 552 is also kept high in order to prevent the device under test 302 from outputting current from any data inputs. In a first phase 570, the calibration signal 556 is pulled high thereby closing the calibration switch 426. Another calibration signal is pulled high to close the calibration switch 424. The comparator enable signal 558 is pulled low in order to reset the voltage output from the voltage comparator circuit 408. Any leakage current from the monitoring line from the device under test 302 is converted to a voltage which is stored on the capacitor 444.

[0058] A second phase 572 occurs when the calibration signal to the switch 524 is pulled low and then the calibration signal 556 is pulled low thereby opening the switch 526. The signal to the switch 524 is then pulled high closing the switch 524. A small current is output from the reference current source to the current input 418. The small current value is a minimum value corresponding to the minimum detectable signal (MDS) range of the current comparator 400.

[0059] A third phase 574 occurs when the comparator enable signal 560 is pulled high thereby allowing the voltage comparator circuit 408 to read the inputs. The output of the voltage comparator circuit 408 on the output 410 should be positive indicating a positive current comparison with the leakage current.

[0060] A fourth phase 576 occurs when the calibration signal to the switch 524 is pulled low and then the calibration signal 556 is pulled low thereby opening the switch 526. The signal to the switch 524 is then pulled high closing the switch 524. The comparator enable signal 558 is pulled low in order to prevent a voltage output from the voltage comparator circuit 408. Any leakage current from the device under test 302 is converted to a voltage which is stored on the capacitor 444.

WO 2011/064761

PCT/IB2010/055486

[0061] A fifth phase 578 occurs when the calibration signal 556 is pulled low thereby opening the switches 524 and 526. A small current is output from the reference current source to the current input 418. The small current value is a minimum value corresponding to the minimum detectable signal (MDS) range of the current comparator 400 but is a negative current as opposed to the positive current in the second phase 572.

- 15 -

[0062] A sixth phase 580 occurs when the comparator enable signal 560 is pulled high thereby allowing the voltage comparator circuit 408 to read the inputs. The output of the voltage comparator circuit 408 on the output 410 should be zero indicating a negative current comparison with the leakage current.

[0063] The phases 570, 572, 574, 576, 578 and 580 are repeated. By adjusting the value of the bias current, eventually the rate of the valid output voltage toggles between a one and a zero will maximize indicating an optimal bias current value.

[0064] FIG. 6 is a block diagram of the compensation components of the controller 112 of the display system 100 in FIG. 1. The compensation components include an aging extraction unit 600, a backplane aging/matching module 602, a color/share gamma correction module 604, an OLED aging memory 606, and a compensation module 608. The backplane with the electronic components for driving the display system 100 may be any technology including (but not limited to) amorphous silicon, poly silicon, crystalline silicon, organic semiconductors, oxide semiconductors. Also, the display system 100 may be any display material (or device) including (but not limited to) LEDs, or OLEDs.

[0065] The aging extraction unit 600 is coupled to receive output data from the array 102 based on inputs to the pixels of the array and corresponding outputs for testing the effects of aging on the array 102. The aging extraction unit 600 uses the output of the column reference pixels 130 as a baseline for comparison with the output of the active pixels 104a-d in order to determine the aging effects on each of the pixels 104a-d on each of the columns that include the respective column reference pixels 130. Alternatively, the average value of the pixels in the column may be calculated and compared to the value of the reference pixel. The color/share gamma correction module 604 also takes data from the column reference pixels 130 to determine appropriate color corrections to compensate from aging effects on the pixels. The baseline to compare the measurements for the comparison may be stored in lookup tables on the memory 606. The backplane aging/matching module 602 calculates adjustments for the components of the backplane and electronics of the display. The

compensation module 608 is provided inputs from the extraction unit 600 the backplane/matching module 602 and the color/share gamma correction module 604 in order to modify programming voltages to the pixels 104a-d in FIG. 1 to compensate for aging effects. The compensation module 608 accesses the look up table for the base data for each of the pixels 104a-d on the array 102 to be used in conjunction with calibration data. The compensation module 608 modifies the programming voltages to the pixels 104a-d accordingly based on the values in the look up table and the data obtained from the pixels in the display array 102.

[0066] The controller 112 in FIG. 2 measures the data from the pixels 104a-d in the display array 102 in FIG. 1 to correctly normalize the data collected during measurement. The column reference pixels 130 assist in these functions for the pixels on each of the columns. The column reference pixels 130 may be located outside the active viewing area represented by the pixels 104a-d in FIG. 1, but such reference pixels may also be embedded within the active viewing areas. The column reference pixels 130 are preserved with a controlled condition such as being un-aged, or aged in a predetermined fashion, to provide offset and cancellation information for measurement data of the pixels 104a-d in the display array 102. This information helps the controller 112 cancel out common mode noise from external sources such as room temperature, or within the system itself such as leakage currents from other pixels 104a-d. Using a weighted average from several pixels on the array 102 may also provide information on panel-wide characteristics to address problems such as voltage drops due to the resistance across the panel, i.e. current/resistance (IR) drop. Information from the column reference pixels 130 being stressed by a known and controlled source may be used in a compensation algorithm run by the compensation module 608 to reduce compensation errors occurring from any divergence. Various column reference pixels 130 may be selected using the data collected from the initial baseline measurement of the panel. Bad reference pixels are identified, and alternate reference pixels 130 may be chosen to insure further reliability. Of course it is to be understood that the row reference pixels 132 may be used instead of the column reference pixels 130 and the row may be used instead of columns for the calibration and measurement.

[0067] There are various compensation methods that may make use of the column reference pixels 130 in FIG. 1. For example in thin film transistor measurement, the data value required for the column reference pixel 130 to output a current is subtracted from the

data value of a pixel 104a-d in the same column of pixels in the active area (the pixel array 102) to output the same current. The measurement of both the column reference pixels 130 and pixels 104a-d may occur very close in time, e.g. during the same video frame. Any difference in current indicates the effects of aging on the pixels 104a-d. The resulting value may be used by the controller 112 to calculate the appropriate adjustment to programming voltage to the pixels 104a-d to maintain the same luminance during the lifetime of the display. Another use of a column reference pixel 130 is to provide a reference current for the other pixels 104 to serve as a baseline and determine the aging effects on the current output of those pixels. The reference pixels 130 may simplify the data manipulation since some of the common mode noise cancellation is inherent in the measurement because the reference pixels 130 have common data and supply lines as the active pixels 104. The row reference pixels 132 may be measured periodically for the purpose of verifying that luminance curves for the pixels that are stored for use of the controller for compensation during display production are correct.

[0068] A measurement of the drive transistors and OLEDs of all of the driver circuits such as the driver circuit 200 in FIG. 2 on a display before shipping the display take 60-120 seconds for a 1080p display, and will detect any shorted and open drive transistors and OLEDs (which result in stuck or unlit pixels). It will also detect non-uniformities in drive transistor or OLED performance (which result in luminance non-uniformities). This technique may replace optical inspection by a digital camera, removing the need for this expensive component in the production facility. AMOLEDs that use color filters cannot be fully inspected electrically, since color filters are a purely optical component. In this case, technology that compensates for aging such as MaxLife<sup>TM</sup> from Ignis may be useful in combination with an optical inspection step, by providing extra diagnostic information and potentially reducing the complexity of optical inspection.

[0069] These measurements provide more data than an optical inspection may provide. Knowing whether a point defect is due to a short or open driver transistor or a short or open OLED may help to identify the root cause or flaw in the production process. For example, the most common cause for a short circuit OLED is particulate contamination that lands on the glass during processing, shorting the anode and cathode of the OLED. An increase in OLED short circuits could indicate that the production line should be shut down

- 18 -

for chamber cleaning, or searches could be initiated for new sources of particles (changes in processes, or equipment, or personnel, or materials).

[0070] A relaxation system for compensating for aging effects such as the MaxLife<sup>TM</sup> system may correct for process non-uniformities, which increases yield of the display. However the measured current and voltage relationships or characteristics in the TFT or OLED are useful for diagnostics as well. For example, the shape of an OLED current-voltage characteristic may reveal increased resistance. A likely cause might be variations in the contact resistance between the transistor source/drain metal and the ITO (in a bottom emission AMOLED). If OLEDs in a corner of a display showed a different current-voltage characteristic, a likely cause could be mask misalignment in the fabrication process.

[0071] A streak or circular area on the display with different OLED current-voltage characteristics could be due to defects in the manifolds used to disperse the organic vapor in the fabrication process. In one possible scenario, a small particle of OLED material may flake from an overhead shield and land on the manifold, partially obstructing the orifice. The measurement data would show the differing OLED current-voltage characteristics in a specific pattern which would help to quickly diagnose the issue. Due to the accuracy of the measurements (for example, the 4.8 inch display measures current with a resolution of 100 nA), and the measurement of the OLED current-voltage characteristic itself (instead of the luminance), variations can be detected that are not visible with optical inspection.

[0072] This high-accuracy data may be used for statistical process control, identifying when a process has started to drift outside of its control limits. This may allow corrective action to be taken early (in either the OLED or drive transistor (TFT) fabrication process), before defects are detected in the finished product. The measurement sample is maximized since every TFT and OLED on every display is sampled.

[0073] If the drive transistor and the OLED are both functioning properly, a reading in the expected range will be returned for the components. The pixel driver circuit requires that the OLED be off when the drive transistor is measured (and vice-versa), so if the drive transistor or OLED is in a short circuit, it will obscure the measurement of the other. If the OLED is a short circuit (so the current reading is MAX), the data will show the drive transistor is an open circuit (current reading MIN) but in reality, the drive transistor could be operational or an open circuit. If extra data about the drive transistor is needed, temporarily disconnecting the supply voltage (EL\_VSS) and allowing it to float will yield a correct drive

transistor measurement indicating whether the TFT is actually operational or in an open circuit.

[0074] In the same way, if the drive transistor is a short circuit, the data will show the OLED is an open circuit (but the OLED could be operational or an open circuit). If extra data about the OLED is needed, disconnecting the supply voltage (EL\_VDD) and allowing it to float will yield a correct OLED measurement indicating whether the OLED is actually operational or in an open circuit.

[0075] If both the OLED and TFT in a pixel behave as a short circuit, one of the elements in the pixel (likely the contact between TFT and OLED) will quickly burn out during the measurement, causing an open circuit, and moving to a different state. These results are summarized in Table 1 below.

TABLE 1

|                  |       | OLED     |          |          |
|------------------|-------|----------|----------|----------|
|                  |       | Short    | OK       | Open     |
| Drive transistor | Short | n/a      | TFT max  | TFT max  |
| (TFT)            |       |          | OLED min | OLED min |
|                  | OK    | TFT min  | TFT OK   | TFT OK   |
|                  |       | OLED max | OLED OK  | OLED min |
|                  | Open  | TFT min  | TFT min  | TFT min  |
|                  |       | OLED max | OLED OK  | OLED min |

[0076] FIG. 7 shows a system diagram of a control system 700 for controlling the brightness of a display 702 over time based on different aspects. The display 702 may be composed of an array of OLEDs or other pixel based display devices. The system 700 includes a profile generator 704 and a decision making machine 706. The profile generator 704 receives characteristics data from an OLED characteristics table 710, a backplane characteristics table 712 and a display specifications file 714. The profile generator 704 generates different luminance profiles 720a, 720b ... 720n for different conditions. Here, to improve the power consumption, display lifetime, and image quality, the different brightness profiles 720a, 720b ... 720n may be defined based on OLED and backplane information. Also, based on different applications, one can select different profiles from the luminance profiles 720a, 720b ... 720n. For example, a flat brightness vs. time profile can be used for displaying video outputs such as movies whereas for brighter applications, the brightness can be drop at a defined rate. The decision making machine 706 may be software or hardware based and includes applications inputs 730, environmental parameter inputs 732, backplane

- 20 -

aging data inputs 734 and OLED aging data inputs 736 that are factors in making adjustments in programming voltage to insure the proper brightness of the display 702.

[0077] To compensate for display aging perfectly, the short term and long term changes are separated in the display characteristics. One way is to measure a few points across the display with faster times between the measurements. As a result, the fast scan can reveal the short term effects while the normal aging extraction can reveal the long term effects.

[0078] The previous implementation of compensation systems uses a normal driving scheme, in which there was always a video frame shown on the panel and the OLED and TFT circuitries were constantly under electrical stress. Calibration of each pixel occurred during a video frame by changing the grayscale value of the active pixel to a desired value which caused a visual artifact of seeing the measured sub-pixel during the calibration. If the frame rate of the video is X, then in normal video driving, each video frame is shown on the pixel array 102 in FIG. 1 for 1/X of second and the panel is always running a video frame. In contrast, the relaxation video driving in the present example divides the frame time into four sub-frames as shown in FIG. 8. FIG. 8 is a timing diagram of a frame 800 that includes a video sub-frame 802, a dummy sub-frame 804, a relaxation sub-frame 806 and a replacement sub-frame 808.

[0079] The video sub-frame 802 is the first sub-frame which is the actual video frame. The video frame is generated the same way as normal video driving to program the entire pixel array 102 in FIG. 1 with the video data received from the programming inputs. The dummy sub-frame 804 is an empty sub-frame without any actual data being sent to the pixel array 102. The dummy sub-frame 804 functions to keep the same video frame displayed on the panel 102 for some time before applying the relaxation sub-frame 806. This increases the luminance of the panel.

[0080] The relaxation sub-frame 806 is the third sub-frame which is a black frame with zero gray scale value for all of the red green blue white (RGBW) sub-pixels in the pixel array 102. This makes the panel black and sets all of the pixels 104 to a predefined state ready for calibration and next video sub-frame insertion. The replacement sub-frame 808 is a short sub-frame generated solely for the purpose of calibration. When the relaxation sub-frame 806 is complete and the panel is black the data replacement phase starts for the next video frame. No video or blank data is sent to the pixel array 102 during this phase except

- 21 -

for the rows with replacement data. For the non-replacement rows only the gate driver's clock is toggled to shift the token throughout the gate driver. This is done to speed up the scanning of the entire panel and also to be able to do more measurement per each frame.

[0081] Another technique is used to further alleviate the visual artifact of the measured sub-pixel during the replacement sub-frame 808. This has been done by reprogramming the measured row with black as soon as the calibration is done. This returns the sub-pixel to the same state as it was during the relaxation sub-frame 806. However, there is still a small current going through the OLEDs in the pixels, which makes the pixel light up and become noticeable to the outside world. Therefore to re-direct the current going though OLED, the controller 112 is programmed with a non-zero value to sink the current from the drive transistor of the pixel and keep the OLED off.

[0082] Having a replacement sub-frame 808 has a drawback of limiting the time of the measurement to a small portion of the entire frame. This limits the number of sub-pixel measurements per each frame. This limitation is acceptable during the working time of the pixel array 102. However, for a quick baseline measurement of the panel it would be a time-consuming task to measure the entire display because each pixel must be measured. To overcome this issue a baseline mode is added to the relaxation driving scheme. FIG. 8 also shows a baseline frame 820 for the driving scheme during the baseline measurement mode for the display. The baseline measurement frame 820 includes a video sub-frame 822 and a replacement sub-frame 824. If the system is switched to the baseline mode, the driving scheme changes such that there would only be two sub-frames in a baseline frame such as the frame 820. The video sub-frame 822 includes the normal programming data for the image. In this example, the replacement (measurement sub-frame) 824 has a longer duration than the normal replacement frame as shown in FIG. 8. The longer sub-frame drastically increases the total number of measurements per each frame and allows more accurate measurements of the panel because more pixels may be measured during the frame time.

[0083] The steep slope of the  $\Delta V$  shift (electrical aging) at the early OLED stress time results in a curve of efficiency drop versus  $\Delta V$  shift that behaves differently for the low value of  $\Delta V$  compared to the high  $\Delta V$  ranges. This may produce a highly non-linear  $\Delta \eta$ - $\Delta V$  curve that is very sensitive to initial electrical aging of the OLED or to the OLED pre-aging process. Moreover, the shape (the duration and slope) of the early  $\Delta V$  shift drop can vary significantly from panel to panel due to process variations.

PCT/IB2010/055486

**[0084]** The use of a reference pixel and corresponding OLED is explained above. The use of such a reference pixel cancels the thermal effects on the  $\Delta V$  measurements since the thermal effects affect both the active and reference pixels equally. However, instead of using an OLED that is not aging (zero stress) as a reference pixel such as the column reference pixels 130 in FIG. 1, a reference pixel with an OLED having a low level of stress may be used. The thermal impact on the voltage is similar to the non-aging OLED, therefore the low stress OLED may still be used to remove the measurement noise due to thermal effects. Meanwhile, due to the similar manufacturing condition with the rest of OLED based devices on the same panel the slightly stressed OLED may be as a good reference to cancel the effects of process variations on the  $\Delta \eta$ - $\Delta V$  curve for the active pixels in a column. The steep early  $\Delta V$  shift will also be mitigated if such an OLED is used as a reference.

- 22 -

[0085] To use a stressed-OLED as a reference, the reference OLED is stressed with a constant low current (1/5 to 1/3 of full current) and its voltage (for a certain applied current) must be used to cancel the thermal and process issues of the pixel OLEDs as follows:

$$W = \frac{V_{\textit{pixsioled}} - V_{\textit{refoled}}}{V_{\textit{refoled}}}$$

In this equation, W is the relative electrical aging based on the difference between the voltage of the active pixel OLED and the reference pixel OLED is divided by the voltage of the reference pixel OLED. FIG. 9 is a graph 900 that shows a plot 902 of points for a stress current of 268 uA based on the W value. As shown by the graph 900, the W value is a close-to-linear relation with the luminance drop for the pixel OLEDs as shown for a high stress OLED.

[0086] The above described methods of extracting baseline measurements of the pixels in the array may be performed by a processing device such as the 112 in FIG. 1 or another such device which may be conveniently implemented using one or more general purpose computer systems, microprocessors, digital signal processors, micro-controllers, application specific integrated circuits (ASIC), programmable logic devices (PLD), field programmable logic devices (FPLD), field programmable gate arrays (FPGA) and the like, programmed according to the teachings as described and illustrated herein, as will be appreciated by those skilled in the computer, software and networking arts.

[0087] In addition, two or more computing systems or devices may be substituted for any one of the controllers described herein. Accordingly, principles and advantages of

- 23 -

distributed processing, such as redundancy, replication, and the like, also can be implemented, as desired, to increase the robustness and performance of controllers described herein.

[0088] The operation of the example baseline data determination methods may be performed by machine readable instructions. In these examples, the machine readable instructions comprise an algorithm for execution by: (a) a processor, (b) a controller, and/or (c) one or more other suitable processing device(s). The algorithm may be embodied in software stored on tangible media such as, for example, a flash memory, a CD-ROM, a floppy disk, a hard drive, a digital video (versatile) disk (DVD), or other memory devices, but persons of ordinary skill in the art will readily appreciate that the entire algorithm and/or parts thereof could alternatively be executed by a device other than a processor and/or embodied in firmware or dedicated hardware in a well known manner (e.g., it may be implemented by an application specific integrated circuit (ASIC), a programmable logic device (PLD), a field programmable logic device (FPLD), a field programmable gate array (FPGA), discrete logic, etc.). For example, any or all of the components of the baseline data determination methods could be implemented by software, hardware, and/or firmware. Also, some or all of the machine readable instructions represented may be implemented manually.

[0089] While particular embodiments and applications of the present invention have been illustrated and described, it is to be understood that the invention is not limited to the precise construction and compositions disclosed herein and that various modifications, changes, and variations can be apparent from the foregoing descriptions without departing from the spirit and scope of the invention as defined in the appended claims.

#### WHAT IS CLAIMED IS:

1. A voltage-programmed display panel allowing measurement of effects on pixels in the panel, comprising:

a plurality of active pixels forming the display panel to display an image under an operating condition, the active pixels each being coupled to a supply line and a programming line;

a reference pixel coupled to the supply line and the programming line, the reference pixel having a controlled condition independent of the operating condition; and

a controller coupled to each of the plurality of active pixels and reference pixel, the controller causing a test voltage to be applied to the plurality of active pixels and the reference pixel, the controller further comparing an output of the reference pixel in comparison with the output of one of the plurality of active pixels.

- 2. The system of claim 1, wherein the display is an AMOLED type and wherein the active pixels and the reference pixel each include a drive transistor and an organic light emitting device coupled to the drive transistor.
- 3. The system of claim 1, wherein the controller compensates a programming voltage to the one of the plurality of pixels based on the comparison of the outputs of the reference pixel and the output of the one of the plurality of active pixels.
- 4. The system of claim 1, wherein the reference pixel is one of a plurality of reference pixels, and the controller determines whether the reference pixel is functioning, and if the reference pixel is not functioning, the test voltage is applied to another reference pixel of the plurality of reference pixels.
- 5. The system of claim 1, wherein the panel has columns and rows of pixels, and the reference pixel is associated with a column of pixels.
- 6. The system of claim 5, wherein output from the reference pixel and the one of a plurality of active pixels is an output current.
- 7. The system of claim 5, wherein the reference pixel is associated with a row of pixels.
- 8. The system of claim 7, further comprising a memory storing luminance curve data for the one of the plurality of active pixels, and wherein the controller compares the stored luminance curve data with the output from the reference pixel.

- 9. The system of claim 1, wherein the controlled condition of the reference pixel is an un-aged condition, wherein the plurality of active pixels are affected by aging when displaying images.
- 10. The system of claim 1, wherein the plurality of active pixels have an applied current level and wherein the reference pixel has an applied current level less than the current level of the plurality of active pixels.
- 11. A method of determining a baseline value for aging effects of a transistor based display including a plurality of light emitting device pixels, each having a programming voltage input to determine brightness, the method comprising:

applying a set programming voltage input to a device under test of the display; generating an output current based on the set programming voltage input;

comparing a first reference current and a variable second reference current with the output current via a current comparator until the first reference current and the combination of the second reference current and the output current is the same; and

determining the output current value based on the value of the second reference current when the combination of the second reference current and the output current is the same as the first reference current.

- 12. The method of claim 11, further comprising storing the determined output current value in a table associated with the device under test.
- 13. The method of claim 11, wherein the device under test is an organic light emitting diode.
- 14. The method of claim 11, wherein the device under test is a drive transistor.
- 15. A method for determining data for production of a display device having a plurality of pixels, the method comprising:

applying a test signal to each of the plurality of pixels; measuring voltage and current characteristics for each of the pixels; determining if anomalies exist for each of the pixels; and storing the anomaly data from the pixels demonstrating anomalies.

16. The method of claim 15, wherein the stored anomaly data is analyzed to determine flaws in the production process of the display device.

- 17. The method of claim 15, wherein the stored anomaly data is analyzed to determine flaws in the display device.
- 18. The method of claim 15, wherein the pixels include an organic light emitting device and a drive transistor and wherein the anomalies include a shorted organic light emitting device and a shorted drive transistor.
- 19. A display system comprising:
  - an array of pixels to display images;
  - a memory including characteristic data;
- a profile generator coupled to the memory to generate a plurality of luminance profiles based on the characteristic data; and
- a controller coupled to the profile generator and the array of pixels to change the luminance of the array of pixels according to a selected one of the plurality of luminance profiles.
- 20. The display system of claim 19, wherein the characteristics include OLED characteristics of the pixels, backplane characteristics and predetermined specifications for the display.
- 21. The display system of claim 19, wherein the selected luminance profile is selected based on external conditions affecting the display system or on an application of the images displayed on the array of pixels.
- 22. The display system of claim 19, further comprising an aging decision machine coupled to the controller to adjust image data sent to the array of pixels to compensate for aging.

1/7



FIG. 1

2/7



FIG. 2B







FIG. 4B







FIG. 7







International application No. PCT/IB2010/055486

#### A. CLASSIFICATION OF SUBJECT MATTER

IPC: G09G 3/22 (2006.01), G09G 3/32 (2006.01)

According to International Patent Classification (IPC) or to both national classification and IPC

#### B. FIELDS SEARCHED

Minimum documentation searched (classification system followed by classification symbols)

IPC (2006.01): G09G 3/22, G09G 3/32

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched GOOGLE and GOOGLE Scholar

Electronic database(s) consulted during the international search (name of database(s) and, where practicable, search terms used) Databases: Canadian Patents Database and TotalPatents

Keywords: anomaly, anomalies, defect, effect, reference, age, aging, current, uniform, comparator, output, test, voltage, signal, application, characteristics, memory, table, production, manufacture, manufacturing, short, comparing, programmed, display, system, flaws, luminance.

#### C. DOCUMENTS CONSIDERED TO BE RELEVANT

| Category*  | Citation of document, with indication, where appropriate, of the relevant passages                                                                                                                        | Relevant to claim No. |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Y          | WO2007/079572 (NATHAN ET AL.) 19 July 2007 (19-07-2007) * Whole Document*                                                                                                                                 | 1-14                  |
| Y          | CHAJI et al (16 July 2008): A Current-Mode Comparator for Digital Calibration of Amorphous Silicon AMOLED Displays. Circuits and Systems II: Express Briefs, IEEE Transactions on. Vol.55 (7), p.614-618. | 1-14                  |
| X<br><br>Y | US2004/0108518A1 (JO) 10 June 2004 (10-06-2004) * Whole Document*                                                                                                                                         | 15-17<br><br>18       |
| Y          | US2002/0047565A1 (NARA ET AL.) 25 April 2002 (25-04-2002) * Whole Document*                                                                                                                               | 18                    |

| []                                            | Further                                                                                                 | documents are listed in the continuation of Box C.                                                                                                    | [X]  | See patent family annex.                                                                                                                                                                                                                     |  |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| *                                             | Special                                                                                                 | 1 categories of cited documents :                                                                                                                     | "T"  | later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention                                              |  |
| "A"                                           | A" document defining the general state of the art which is not considered to be of particular relevance |                                                                                                                                                       |      | the principle or theory underlying the invention                                                                                                                                                                                             |  |
| "E"                                           |                                                                                                         | application or patent but published on or after the international                                                                                     | "X"  | document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone                                                                     |  |
| "L"                                           | docume<br>cited to<br>special                                                                           | ent which may throw doubts on priority claim(s) or which is<br>o establish the publication date of another citation or other<br>reason (as specified) | "Y"  | document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art |  |
| "O"                                           | docum                                                                                                   | ent referring to an oral disclosure, use, exhibition or other means                                                                                   | "&"  |                                                                                                                                                                                                                                              |  |
| "P"                                           | docume<br>the pric                                                                                      | ent published prior to the international filing date but later than<br>ority date claimed                                                             | œ    | document member of the same patent family                                                                                                                                                                                                    |  |
| Date                                          | of the a                                                                                                | ictual completion of the international search                                                                                                         | Date | of mailing of the international search report                                                                                                                                                                                                |  |
| 5 April 2011 (05-04-2011)                     |                                                                                                         | 19 April 2011 (19-04-2011)                                                                                                                            |      |                                                                                                                                                                                                                                              |  |
| Nam                                           | Name and mailing address of the ISA/CA                                                                  |                                                                                                                                                       | Auth | orized officer                                                                                                                                                                                                                               |  |
| Cana                                          | Canadian Intellectual Property Office                                                                   |                                                                                                                                                       |      |                                                                                                                                                                                                                                              |  |
| Place du Portage I, C114 - 1st Floor, Box PCT |                                                                                                         | Tony Khoury (819) 934-7882                                                                                                                            |      |                                                                                                                                                                                                                                              |  |
|                                               | 50 Victoria Street                                                                                      |                                                                                                                                                       |      |                                                                                                                                                                                                                                              |  |
| Gatineau, Quebec K1A 0C9                      |                                                                                                         |                                                                                                                                                       |      |                                                                                                                                                                                                                                              |  |
| Facsimile No.: 001-819-953-2476               |                                                                                                         |                                                                                                                                                       |      |                                                                                                                                                                                                                                              |  |
|                                               |                                                                                                         |                                                                                                                                                       | 1    |                                                                                                                                                                                                                                              |  |

International application No. PCT/IB2010/055486

## Box No. II Observations where certain claims were found unsearchable (Continuation of item 2 of the first sheet)

| This international search report has not been established in respect of certain claims under Article 17(2)(a) for the following reasons :                                                                                         |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1. [ ] Claim Nos.:  because they relate to subject matter not required to be searched by this Authority, namely:                                                                                                                  |  |  |  |  |
| 2. [ ] Claim Nos.:  because they relate to parts of the international application that do not comply with the prescribed requirements to such an extent that no meaningful international search can be carried out, specifically: |  |  |  |  |
| 3. [ ] Claim Nos.:  because they are dependent claims and are not drafted in accordance with the second and third sentences of Rule 6.4(a).                                                                                       |  |  |  |  |
| Box No. III Observations where unity of invention is lacking (Continuation of item 3 of first sheet)                                                                                                                              |  |  |  |  |
| This International Searching Authority found multiple inventions in this international application, as follows:                                                                                                                   |  |  |  |  |
| <ol> <li>Group A: claims 1-10.</li> <li>Group B: claims 11-14.</li> <li>Group C: claims 15-18.</li> <li>Group D: claims 19-22.</li> </ol>                                                                                         |  |  |  |  |
| Details on unity groups can be found on page 5.                                                                                                                                                                                   |  |  |  |  |
| 1. [ ] As all required additional search fees were timely paid by the applicant, this international search report covers all searchable claims.                                                                                   |  |  |  |  |
| 2. [ ] As all searchable claims could be searched without effort justifying additional fees, this Authority did not invite payment of additional fees.                                                                            |  |  |  |  |
| 3. [ ] As only some of the required additional search fees were timely paid by the applicant, this international search report covers only those claims for which fees were paid, specifically claim Nos. :                       |  |  |  |  |
| 4. [X] No required additional search fees were timely paid by the applicant. Consequently, this international search report is                                                                                                    |  |  |  |  |
| restricted to the invention first mentioned in the claims; it is covered by claim Nos. : 1-18 (see extra sheet).                                                                                                                  |  |  |  |  |
| Remark on Protest [ ] The additional search fees were accompanied by the applicant's protest and, where applicable, the payment of a protest fee.                                                                                 |  |  |  |  |
| [ ] The additional search fees were accompanied by the applicant's protest but the applicable protest fee was not paid within the time limit specified in the invitation.                                                         |  |  |  |  |
| [ ] No protest accompanied the payment of additional search fees.                                                                                                                                                                 |  |  |  |  |

International application No. PCT/IB2010/055486

#### Continuation from Box 3.

#### Group A: claims 1-10:

A voltage programmed display panel allowing measurements of effects on pixels in the panel featuring a controller which compares an output of a reference pixel to the output of one of the plurality of active pixels.

#### Group B: claims 11-14:

A method of determining a baseline value for aging effects of a transistor based display where a first known reference current is applied to a current comparator with a second variable reference current and the output of the device under test, where the variable current is adjusted until the second current and the output of the device under test is equivalent to the known first reference current.

#### Group C: claims 15-18:

A method for determining data for production of a display device having a plurality of pixels, by applying a test signal to each of the plurality of pixels and measuring voltage and current characteristics, in order to determine if any anomalies exist for each of the pixels. The anomaly data for the pixels demonstrating anomalies is stored. Group D: claims 19-22 A display system which provides luminance profiles and includes an array of pixels to display images, a memory including characteristic data and a profile generator coupled to the memory in order to generate a plurality of luminance profiles based on the characteristic data. The controller is coupled to the profile generator and the array of pixels to change the luminance of the array of pixels according to a selected one of the plurality of profiles. As the examiner has found that searching claims 1-10 of group A and 11-14 of group B did not require additional effort; both groups A and B were searched. Furthermore, as claims 15-18 are considered broad as claimed, the examiner has also searched those claims.

Information on patent family members

 $\begin{array}{c} {\rm International\ application\ No.} \\ {\rm PCT/IB2010/055486} \end{array}$ 

| Date                       | Member(s)                                                                                                                                                     | Date                                                                                                                                                                                                                                                                                                     |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19 July 2007 (19-07-2007)  | CA2535233A1<br>CA2551237A1<br>CA2570898A1<br>CN101395653A<br>CN101395653B<br>EP1971975A1<br>EP1971975A4<br>JP2009522621T<br>KR20090006057A<br>US20080888549A1 | 09 July 2007 (09-07-2007) 27 December 2007 (27-12-2007) 15 March 2007 (15-03-2007) 25 March 2009 (25-03-2009) 12 January 2011 (12-01-2011) 24 September 2008 (24-09-2008) 16 September 2009 (16-09-2009) 11 June 2009 (11-06-2009) 14 January 2009 (14-01-2009) 17 April 2008 (17-04-2008)               |
| 10 June 2004 (10-06-2004)  | CN1448908A<br>CN1253842C<br>JP2004004673A<br>JP4266682B2<br>JP2004004675A<br>US6806497B2                                                                      | 15 October 2003 (15-10-2003)<br>26 April 2006 (26-04-2006)<br>08 January 2004 (08-01-2004)<br>20 May 2009 (20-05-2009)<br>08 January 2004 (08-01-2004)<br>19 October 2004 (19-10-2004)                                                                                                                   |
| 25 April 2002 (25-04-2002) | JP2002040074A<br>JP3437152B2<br>TW513895B<br>US6633135B2                                                                                                      | 06 February 2002 (06-02-2002)<br>18 August 2003 (18-08-2003)<br>11 December 2002 (11-12-2002)<br>14 October 2003 (14-10-2003)                                                                                                                                                                            |
|                            | 10 June 2004 (10-06-2004)                                                                                                                                     | CA2551237A1 CA2570898A1 CN101395653A CN101395653B EP1971975A1 EP1971975A1 EP1971975A4 JP2009522621T KR20090006057A US2008088549A1  10 June 2004 (10-06-2004)  CN1448908A CN1253842C JP2004004673A JP4266682B2 JP2004004675A US6806497B2  25 April 2002 (25-04-2002)  JP2002040074A JP3437152B2 TW513895B |



| 专利名称(译)        | 用于在amoled显示器中老化补偿的系统和方法                                                                                                                  |         |            |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|--|
| 公开(公告)号        | EP2507784A1                                                                                                                              | 公开(公告)日 | 2012-10-10 |  |
| 申请号            | EP2010832745                                                                                                                             | 申请日     | 2010-11-29 |  |
| [标]申请(专利权)人(译) | 伊格尼斯创新公司                                                                                                                                 |         |            |  |
| 申请(专利权)人(译)    | IGNIS创新INC.                                                                                                                              |         |            |  |
| 当前申请(专利权)人(译)  | IGNIS创新INC.                                                                                                                              |         |            |  |
| [标]发明人         | CHAJI GHOLAMREZA DIONNE JOSEPH MARCEL HORMATI ABBAS LIU TONG ALEXANDER STEFAN                                                            |         |            |  |
| 发明人            | CHAJI, GHOLAMREZA DIONNE, JOSEPH, MARCEL HORMATI, ABBAS LIU, TONG ALEXANDER, STEFAN                                                      |         |            |  |
| IPC分类号         | G09G3/22 G09G3/32 G09G3/3208                                                                                                             |         |            |  |
| CPC分类号         | G09G3/006 G09G3/3233 G09G2300/0842 G09G2320/0285 G09G2320/029 G09G2320/0295 G09G2320/043 G09G2320/045 G01R31/44 G09G3/3283 G09G2320/0233 |         |            |  |
| 代理机构(译)        | GRÜNECKER , KINKELDEY , STOCKMAIR & SCHWANHÄUSSER                                                                                        |         |            |  |
| 优先权            | 2688870 2009-11-30 CA                                                                                                                    |         |            |  |
| 其他公开文献         | EP2507784A4                                                                                                                              |         |            |  |
| 外部链接           | Espacenet                                                                                                                                |         |            |  |

#### 摘要(译)

公开了提供用于显示装置的老化补偿的基线测量的方法和系统。示例显示系统具有多个有源像素和参考像素。公共输入信号被提供给参考像素和多个有源像素。测量参考像素的输出并将其与有源像素的输出进行比较以确定老化效应。还可以测试显示系统,将第一已知参考电流应用于具有第二可变参考电流的电流比较器和被测器件的输出,例如像素之一。调节可变参考电流,直到第二电流和被测器件的输出等于第一电流。测试设备的最终电流存储在查找表中,用于显示系统操作期间的老化测量的基线。还可以测试显示系统以通过确定诸如OLED和驱动晶体管之类的像素组件中的短路之类的异常来确定生产缺陷。