### (19) World Intellectual Property Organization International Bureau



### 

## (43) International Publication Date 16 August 2007 (16.08.2007)

# (10) International Publication Number WO 2007/090287 A1

(51) International Patent Classification: *G09G 3/20* (2006.01) *G09G 3/32* (2006.01)

(21) International Application Number:

PCT/CA2007/000192

(22) International Filing Date: 9 February 2007 (09.02.2007)

(25) Filing Language: English

(26) Publication Language: English

(30) Priority Data:

 2,536,398
 10 February 2006 (10.02.2006)
 CA

 2,547,671
 18 May 2006 (18.05.2006)
 CA

 2,569,156
 27 November 2006 (27.11.2006)
 CA

- (71) Applicant (for all designated States except US): IGNIS INNOVATION INC. [CA/CA]; 55 Culpepper Drive, Waterloo, Ontario N2L 5k8 (CA).
- (72) Inventors; and
- (75) Inventors/Applicants (for US only): NATHAN, Arokia [CA/CA]; c/o Ignis Innovation Inc., 55 Culpepper Drive, Waterloo, Ontario N2L 5K8 (CA). CHAJI, Reza G. [CA/CA]; 507-196 Westmount Road North, Waterloo, Ontario N2L 3G5 (CA).
- (74) Agents: HARRIS, John D. et al.; Gowling, Lafleur, Henderson LLP, 160 Elgin Street, Suite 2600, Ottawa, Ontario K1P 1C3 (CA).

- (81) Designated States (unless otherwise indicated, for every kind of national protection available): AE, AG, AL, AM, AT, AU, AZ, BA, BB, BG, BR, BW, BY, BZ, CA, CH, CN, CO, CR, CU, CZ, DE, DK, DM, DZ, EC, EE, EG, ES, FI, GB, GD, GE, GH, GM, GT, HN, HR, HU, ID, IL, IN, IS, JP, KE, KG, KM, KN, KP, KR, KZ, LA, LC, LK, LR, LS, LT, LU, LV, LY, MA, MD, MG, MK, MN, MW, MX, MY, MZ, NA, NG, NI, NO, NZ, OM, PG, PH, PL, PT, RO, RS, RU, SC, SD, SE, SG, SK, SL, SM, SV, SY, TJ, TM, TN, TR, TT, TZ, UA, UG, US, UZ, VC, VN, ZA, ZM, ZW.
- (84) Designated States (unless otherwise indicated, for every kind of regional protection available): ARIPO (BW, GH, GM, KE, LS, MW, MZ, NA, SD, SL, SZ, TZ, UG, ZM, ZW), Eurasian (AM, AZ, BY, KG, KZ, MD, RU, TJ, TM), European (AT, BE, BG, CH, CY, CZ, DE, DK, EE, ES, FI, FR, GB, GR, HU, IE, IS, IT, LT, LU, LV, MC, NL, PL, PT, RO, SE, SI, SK, TR), OAPI (BF, BJ, CF, CG, CI, CM, GA, GN, GQ, GW, ML, MR, NE, SN, TD, TG).

#### Published:

with international search report

For two-letter codes and other abbreviations, refer to the "Guidance Notes on Codes and Abbreviations" appearing at the beginning of each regular issue of the PCT Gazette.

(54) Title: METHOD AND SYSTEM FOR LIGHT EMITTING DEVICE DISPLAYS

### 1000



(57) **Abstract:** A method and system for light emitting device displays is provided. The system includes one or more pixels, each having a light emitting device, a drive transistor for driving the light emitting device, and a switch transistor for selecting the pixel; and a circuit for monitoring and extracting the change of the pixel to calibrate programming data for the pixel. Programming data is calibrated using the monitoring result.



#### METHOD AND SYSTEM FOR LIGHT EMITTING DEVICE DISPLAYS

#### FIELD OF INVENTION

[0001] The present invention relates to display technologies, more specifically to a method and system for light emitting device displays

#### BACKGROUND OF THE INVENTION

[0002] Electro-luminance displays have been developed for a wide variety of devices, such as cell phones. In particular, active-matrix organic light emitting diode (AMOLED) displays with amorphous silicon (a-Si), poly-silicon, organic, or other driving backplane have become more attractive due to advantages, such as feasible flexible displays, its low cost fabrication, high resolution, and a wide viewing angle.

[0003] An AMOLED display includes an array of rows and columns of pixels, each having an organic light emitting diode (OLED) and backplane electronics arranged in the array of rows and columns. Since the OLED is a current driven device, the pixel circuit of the AMOLED should be capable of providing an accurate and constant drive current.

[0004] There is a need to provide a method and system that is capable of providing constant brightness with high accuracy.

#### SUMMARY OF THE INVENTION

[0005] It is an object of the invention to provide a method and system that obviates or mitigates at least one of the disadvantages of existing systems.

[0006] According to an aspect of the present invention there is provided a display system including one or more pixels. Each pixel includes a light emitting device, a drive transistor for driving the light emitting device, and a switch transistor for selecting the pixel. The display system includes a circuit for monitoring and extracting the change of the pixel to calibrate programming data for the pixel.

[0007] According to another aspect of the present invention there is provided a method of driving the display system. The display system includes one or more than pixels. The method includes the steps of at an extraction cycle, providing an operation signal to the pixel, monitoring a node in the pixel, extracting the aging of the pixel based on the

monitoring result; and at a programming cycle, calibrating programming data based on the extraction of the aging of the pixel and providing the programming data to the pixel.

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0008] These and other features of the invention will become more apparent from the following description in which reference is made to the appended drawings wherein:

Figure 1 illustrates an example of a pixel array having a 2-transistor (2T) pixel circuit to which a pixel operation technique in accordance with an embodiment of the present invention is suitably applied;

Figure 2 illustrates another example of a pixel array having a 2T pixel circuit to which the pixel operation technique associated with Figure 1 is suitably applied;

Figure 3A illustrates an example of signal waveforms applied to the pixel circuits of Figures 1 and 2 during an extraction operation;

Figure 3B illustrates an example of signal waveforms applied to the pixel circuits of Figures 1 and 2 during a normal operation;

Figure 4 illustrates the effect of shift in the threshold voltage of a drive transistor on the voltage of VDD during the extraction cycles of Figure 3A;

Figure 5 illustrates an example of a display system having the pixel array of Figure 1 or 2;

Figure 6 illustrates an example of normal and extraction cycles for driving the pixel array of Figure 5;

Figure 7 illustrates an example of a 3-transistor (3T) pixel circuit to which a pixel operation technique in accordance with another embodiment of the present invention is suitably applied;

Figure 8 illustrates another example of a 3T pixel circuit to which the pixel operation technique associated with Figure 7 is suitably applied;

Figure 9A illustrates an example of signal waveforms applied to the pixel circuits of Figures 7 and 8 during an extraction operation;

Figure 9B illustrates an example of signal waveforms applied to the pixel circuits of Figures 7 and 8 during a normal operation;

Figure 10 illustrates an example of a display system having the pixel circuit of Figure 7 or 8;

Figure 11A illustrates an example of normal and extraction cycles for driving the pixel array of Figure 10;

Figure 11B illustrates another example of normal and extraction cycles for driving the pixel array of Figure 10;

Figure 12 illustrates another example of a display system having the pixel circuit of Figure 7 or 8;

Figure 13 illustrates an example of normal and extraction cycles for driving the pixel array of Figure 12;

Figure 14 illustrates an example of a 4-transistor (4T) pixel circuit to which a pixel operation technique in accordance with a further embodiment of the present invention is suitably applied;

Figure 15 illustrates another example of a 4T pixel circuit to which the pixel operation technique associated with Figure 14 is suitably applied;

Figure 16A illustrates an example of signal waveforms applied to the pixel circuits of Figures 14 and 15 during an extraction operation;

Figure 16B illustrates an example of signal waveforms applied to the pixel circuits of Figures 14 and 15 during a normal operation;

Figure 17 illustrates an example of a display system having the pixel circuit of Figure 14 or 15:

Figure 18 illustrates an example of normal and extraction cycles for driving the pixel array of Figure 17;

Figure 19 illustrates another example of a display system having the pixel circuit of Figure 14 or 15;

Figure 20 illustrates an example of normal and extraction cycles for driving the pixel array of Figure 19;

Figure 21 illustrates an example of a 3T pixel circuit to which a pixel operation technique in accordance with a further embodiment of the present invention is suitably applied;

Figure 22 illustrates another example of a 3T pixel circuit to which the pixel operation technique associated with Figure 21 is suitably applied;

Figure 23A illustrates an example of signal waveforms applied to the pixel circuits of Figures 21 and 22 during an extraction operation;

Figure 23B illustrates an example of signal waveforms applied to the pixel circuits of Figures 21 and 22 during a normal operation;

Figure 24 illustrates an example of a display system having the pixel circuit of Figure 21 or 22;

Figure 25A illustrates an example of normal and extraction cycles for driving the pixel array of Figure 24;

Figure 25B illustrates another example of normal and extraction cycles for driving the pixel array of Figure 24;

Figure 26 illustrates an example of a 3T pixel circuit to which a pixel operation technique in accordance with a further embodiment of the present invention is suitably applied;

Figure 27 illustrates another example of a 3T pixel circuit to which the pixel operation technique associated with Figure 26 is suitably applied:

Figure 28A illustrates an example of signal waveforms applied to the pixel circuits of Figures 26 and 27 during an extraction operation;

Figure 28B illustrates an example of signal waveforms applied to the pixel circuits of Figures 26 and 27 during a normal operation;

Figure 29 illustrates an example of a display system having the pixel circuit of Figure 26 or 27;

Figure 30 illustrates an example of normal and extraction cycles for driving the pixel array of Figure 29;

Figure 31A illustrates a pixel circuit with readout capabilities at the jth row and the ith column;

Figure 31B illustrates another pixel circuit with readout capabilities at the jth row and the ith column;

Figure 32 illustrates an example of a pixel circuit to which a driving technique in accordance with a further embodiment of the present invention is suitably applied;

Figure 33 illustrates an example of signal waveforms applied to the pixel arrangement of Figure 32;

Figure 34 illustrates another example of a pixel circuit to which the driving technique associated with Figure 32 is suitably applied;

Figure 35 illustrates an example of signal waveforms applied to the pixel arrangement of Figure 34;

Figure 36 illustrates an example of a pixel array in accordance with a further embodiment of the present invention;

Figure 37 illustrates RGBW structure using the pixel array of Figure 36; and

Figure 38 illustrates a layout for the pixel circuits of Figure 37.

#### **DETAILED DESCRIPTION**

[0009] Embodiments of the present invention are described using a pixel circuit having a light emitting device (e.g., an organic light emitting diode (OLED)), and a plurality of transistors. The transistors in the pixel circuit or in display systems in the embodiments below may be n-type transistors, p-type transistors or combinations thereof. The transistors in the pixel circuit or in the display systems in the embodiments below may be fabricated using amorphous silicon, nano/micro crystalline silicon, poly silicon, organic semiconductors technologies (e.g. organic TFT), NMOS/PMOS technology or CMOS technology (e.g. MOSFET). A display having the pixel circuit may be a single color, multi-color or a fully color display, and may include one or more than one electroluminescence (EL) element (e.g., organic EL). The display may be an active matrix light emitting display (e.g., AMOLED). The display may be used in TVs, DVDs, personal digital assistants (PDAs), computer displays, cellular phones, or other applications. The display may be a flat panel.

[0010] In the description below, "pixel circuit" and "pixel" are used interchangeably. In the description below, "signal" and "line" may be used interchangeably. In the description below, the terms "line" and "node" may be used interchangeably. In the description, the terms "select line" and "address line" may be used interchangeably. In the description below, "connect (or connected)" and "couple (or coupled)" may be used interchangeably, and may be used to indicate that two or more elements are directly or indirectly in physical or electrical contact with each other. In the description, a pixel (circuit) in the ith row and the jth column may be referred to as a pixel (circuit) at position (i, j).

[0011] Figure 1 illustrates an example of a pixel array having a 2-transistor (2T) pixel circuit to which a pixel operation technique in accordance with an embodiment of the present invention is suitably applied. The pixel array 10 of Figure 1 includes a plurality of pixel circuits 12 arranged in "n" rows and "m" columns. In Figure 1, the pixel circuits 12 in the ith row are shown.

[0012] Each pixel circuit 12 includes an OLED 14, a storage capacitor 16, a switch transistor 18, and a drive transistor 20. The drain terminal of the drive transistor 20 is connected to a power supply line for the corresponding row (e.g., VDD(i)), and the source

terminal of the drive transistor 20 is connected to the OLED 14. One terminal of the switch transistor 18 is connected to a data line for the corresponding column (e.g., VDATA(1), ..., or VDATA (m)), and the other terminal of the switch transistor 18 is connected to the gate terminal of the drive transistor 20. The gate terminal of the switch transistor 18 is connected to a select line for the corresponding row (e.g., SEL(i)). One terminal of the storage capacitor 16 is connected to the gate terminal of the drive transistor 20, and the other terminal of the storage capacitor 16 is connected to the OLED 14 and the source terminal of the drive transistor 20. The OLED 14 is connected between a power supply (e.g., ground) and the source terminal of the drive transistor 20. The aging of the pixel circuit 12 is extracted by monitoring the voltage of the power supply line VDD(i), as described below.

[0013] Figure 2 illustrates another example of a pixel array having a 2T pixel circuit to which the pixel operation technique associated with Figure 1 is suitably applied. The pixel array 30 of Figure 2 is similar to the pixel array 10 of Figure 1. The pixel circuit array 30 includes a plurality of pixel circuits 32 arranged in "n" rows and "m" columns. In Figure 2, the pixel circuits 32 in the ith row are shown.

[0014] Each pixel circuit 32 includes an OLED 34, a storage capacitor 36, a switch transistor 38, and a drive transistor 40. The OLED 34 corresponds to the OLED 14 of Figure 1. The storage capacitor 36 corresponds to the storage capacitor 16 of Figure 1. The switch transistor 38 corresponds to the switch transistor 18 of Figure 1. The drive transistor 40 corresponds to the drive transistor 20 of Figure 1.

[0015] The source terminal of the drive transistor 40 is connected to a power supply line for the corresponding row (e.g., VSS(i)), and the drain terminal of the drive transistor 40 is connected to the OLED 34. One terminal of the switch transistor 38 is connected to a data line for the corresponding column (e.g., VDATA(1), ..., or VDATA (m)), and the other terminal of the switch transistor 38 is connected to the gate terminal of the drive transistor 40. One terminal of the storage capacitor 34 is connected to the gate terminal of the drive transistor 40, and the other terminal of the storage capacitor 34 is connected to the corresponding power supply line (e.g., VSS(i)). The OLED 34 is connected between a power supply and the drain terminal of the drive transistor 40. The aging of the pixel circuit is extracted by monitoring the voltage of the power supply line VSS(i), as described below.

[0016] Figure 3A illustrates an example of signal waveforms applied to the pixel circuits of Figures 1 and 2 during an extraction operation. Figure 3B illustrates an example of signal waveforms applied to the pixel circuits of Figures 1 and 2 during a normal operation. In Figure 3A, VDD(i) is a power supply line/signal corresponding to VDD(i) of Figure 1, and VSS(i) is a power supply line/signal corresponding to VSS(i) of Figure 2. "Ic" is a constant current applied to VDD (i) of the pixel at position (i, j), which is being calibrated. The voltage generated on VDD (i) line as a result of the current Ic is  $(V_{CD} + \Delta V_{CD})$  where  $V_{CD}$  is the DC biasing point of the circuit and  $\Delta V_{CD}$  is the amplified shift in the OLED voltage and threshold voltage of drive transistor (20 of Figure 1 or 40 of Figure 2).

[0017] Referring to Figures 1, 2 and 3A, the aging of the pixel at position (i, j) is extracted by monitoring the voltage of the power supply line (VDD (i) of Figure 1 or VSS(i) of Figure 2). The operation of Figure 3A for the pixel at position (i, j) includes first and second extraction cycles 50 and 52. During the first extraction cycle 50, the gate terminal of the drive transistor (20 of Figure 1 or 40 of Figure 2) in the pixel at position (i, j) is charged to a calibration voltage  $V_{CG}$ . This calibration voltage  $V_{CG}$  includes the aging prediction, calculated based on the previous aging data, and a bias voltage. Also, the other pixel circuits in the ith row are programmed to zero during the first extraction cycle.

[0018] During the second extraction cycle 52, SEL(i) goes to zero and so the gate voltage of the drive transistor (20 of Figure 1 or 40 of Figure 2) in the pixel at position (i, j) is affected by the dynamic effects such as charge injection and clock feed-through. During this cycle, the drive transistor (20 of Figure 1 or 40 of Figure 2) acts as an amplifier since it is biased with a constant current through the power supply line for the ith row (VDD(i) of Figure 1 or VSS(i) of Figure 2). Therefore, the effects of shift in the threshold voltage (VT) of the drive transistor (20 of Figure 1 or 40 of Figure 2) in the pixel at position (i, j) is amplified, and the voltage of the power supply line (VDD(i) of Figure 1 or VSS(i) of Figure 2) changes accordingly. Therefore, this method enables extraction of very small amount of VT shift resulting in highly accurate calibration. The change in VDD (i) or VSS(i) is monitored. Then, the change(s) in VDD(i) or VSS(i) is used for calibration of programming data.

[0019] Referring to Figures 1, 2 and Figure 3B, the normal operation for the pixel at position (i, j) includes a programming cycle 62 and a driving cycle 64. During the programming

cycle 62, the gate terminal of the drive transistor (20 of Figure 1 or 40 of Figure 2) in the pixel at position (i, j) is charged to a calibrated programming voltage  $V_{CP}$  using the monitoring result (e.g., change(s) of VDD or VSS). This voltage Vcp is defined by the gray scale and the aging of the pixel (e.g., it is the sum of a voltage related to a gray scale and the aging extracted during the calibration cycles). Next, during the driving cycle 64, the select line SEL(i) is low and the drive transistor (20 of Figure 1 or 40 of Figure 2) in the pixel at position (i, j) provides current to the OLED (14 of Figure 1 or 34 of Figure 2) in the pixel at position (i, j).

[0020] Figure 4 illustrates the effect of shift in the threshold voltage of the drive transistor (VT shift) on the voltage of the power supply line VDD during the extraction cycles of Figure 3A. It is apparent to one of ordinary skill in the art that the drive transistor can provide a reasonable gain so that makes the extraction of small VT shift possible.

[0021] Figure 5 illustrates an example of a display system having the pixel arrays of Figures 1 and 2. The display system 1000 of Figure 5 includes a pixel array 1002 having a plurality of pixels 1004. In Figure 5, four pixels 1004 are shown. However, the number of the pixels 1004 may vary in dependence upon the system design, and does not limited to four. The pixel 1004 may be the pixel circuit 12 of Figure 1 or the pixel circuit 32 of Figure 2. The pixel array 1002 is an active matrix light emitting display, and may form an AMOLED display.

[0022] SEL(k) (k=i, i+1) is a select line for selecting the kth row, and corresponds to SEL(i) of Figures 1 and 2. V(k) is a power supply line and corresponds to VDD(j) of Figure 1 and VSS(j) of Figure 2. VDATA(l) (l=j, j+1) is a data line and corresponds to one of VDATA (1), ..., VDATA(m) of Figures 1 and 2. SEL(k) and V(k) are shared between common row pixels in the pixel array 1002. VDATA(l) is shared between common column pixels in the pixel array 1002.

[0023] A gate driver 1006 drives SEL(k) and V(k). The gate driver 1006 includes an address driver for providing address signals to SEL (k). The gate driver 1006 includes a monitor 1010 for driving V(k) and monitoring the voltage of V(k). V(k) is appropriately activated for the operations of Figure 3A and 3B. A data driver 1008 generates a programming data and drives VDATA(l). Extractor block 1014 calculates the aging of the

pixel based on the voltage generated on VDD(i). VDATA(l) is calibrated using the monitoring result (i.e., the change of the data line V(k)). The monitoring result may be provided to a controller 1012. The gate driver 1006, the controller 1012, the extractor 1014, or a combination thereof may include a memory for storing the monitoring result. The controller 1012 controls the drivers 1006 and 1008 and the extractor 1014 to drive the pixels 1004 as described above. The voltages  $V_{CG}$ ,  $V_{CP}$  of Figure 3A and 3B are generated using the column driver.

[0024] Figure 6 illustrates an example of normal and extraction cycles for driving the pixel array 1002 of Figure 5. In Figure 6, each of ROWi (i=1, 2, ...) represents the ith row; "P" represents a programming cycle and corresponds to 60 of Figure 3B; "D" represents a driving cycle and corresponds to 62 of Figure 3B; "E1" represents a first extraction cycle and corresponds to 50 of Figure 3A; and "E2" represents a second extraction cycle and corresponds to 52 of Figure 3A. The extraction can happen at the end of each frame during the blanking time. During this time, the aging of several pixels can be extracted. Also, an extra frame can be inserted between several frames in which all pixels are OFF. During this frame, one can extract the aging of several pixels without affecting the image quality.

[0025] Figure 7 illustrates an example of a 3-transistor (3T) pixel circuit to which a pixel operation technique in accordance with another embodiment of the present invention is suitably applied. The pixel circuit 70 of Figure 7 includes an OLED 72, a storage capacitor 74, a switch transistor 76, and a drive transistor 78. The pixel circuit 70 forms an AMOLED display.

[0026] The drain terminal of the drive transistor 78 is connected to a power supply line VDD, and the source terminal of the drive transistor 78 is connected to the OLED 72. One terminal of the switch transistor 76 is connected to a data line VDATA, and the other terminal of the switch transistor 76 is connected to the gate terminal of the drive transistor 78. The gate terminal of the switch transistor 76 is connected to a first select line SEL1. One terminal of the storage capacitor 74 is connected to the gate terminal of the drive transistor 78, and the other terminal of the storage capacitor 74 is connected to the OLED 72 and the source terminal of the drive transistor 78.

[0027] A sensing transistor 80 is provided to the pixel circuit 70. The transistor 80 may be included in the pixel circuit 70. One terminal of the transistor 80 is connected to an output line VOUT, and the other terminal of the transistor 80 is connected to the source terminal of the drive transistor 78 and the OLED 72. The gate terminal of the transistor 80 is connected to a second select line SEL2.

[0028] The aging of the pixel circuit 70 is extracted by monitoring the voltage of the output line VOUT. In one example, VOUT may be provided separately from VDATA. In another example, VOUT may be a data line VDATA for a physically adjacent column (row). SEL1 is used for programming, while SEL1 and SEL2 are used for extracting pixel aging.

[0029] Figure 8 illustrates another example of a 3T pixel circuit to which the pixel operation technique associated with Figure 7 is suitably applied. The pixel circuit 90 of Figure 8 includes an OLED 92, a storage capacitor 94, a switch transistor 96, and a drive transistor 98. The OLED 92 corresponds to the OLED 72 of Figure 7. The storage capacitor 94 corresponds to the storage capacitor 74 of Figure 7. The transistors 96 and 98 correspond to the transistors 76 and 78 of Figure 7. The pixel circuit 90 forms an AMOLED display.

[0030] The source terminal of the drive transistor 98 is connected to a power supply line VSS, and the drain terminal of the drive transistor 98 is connected to the OLED 92. The switch transistor 96 is connected between a data line VDATA and the gate terminal of the drive transistor 98. The gate terminal of the switch transistor 96 is connected to a first select line SEL1. One terminal of the storage capacitor 94 is connected to the gate terminal of the drive transistor 98, and the other terminal of the storage capacitor 94 is connected to VSS.

[0031] A sensing transistor 100 is provided to the pixel circuit 90. The transistor 100 may be included in the pixel circuit 90. One terminal of the transistor 100 is connected to an output line VOUT, and the other terminal of the transistor 100 is connected to the drain terminal of the drive transistor 98 and the OLED 92. The gate terminal of the transistor 100 is connected to a second select line SEL2.

[0032] The aging of the pixel circuit 90 is extracted by monitoring the voltage of the output line VOUT. In one example, VOUT may be provided separately from VDATA. In another

example, VOUT may be a data line VDATA for a physically adjacent column (row). SEL1 is used for programming, while SEL1 and SEL2 are used for extracting pixel aging.

[0033] Figure 9A illustrates an example of signal waveforms applied to the pixel circuits of Figures 7 and 8 during an extraction operation. Figure 9B illustrates an example of signal waveforms applied to the pixel circuits of Figures 7 and 8 during a normal operation.

[0034] Referring to 7, 8 and Figures 9A, the extraction operation for the pixel at position (i, j) includes first and second extraction cycles 110 and 112. During the first extraction cycle 110, the gate terminal of the drive transistor (78 of Figure 7 or 98 of Figure 8) is charged to a calibration voltage  $V_{CG}$ . This calibration voltage  $V_{CG}$  includes the aging prediction, calculated based on the previous aging data. During the second extraction cycle 112, the first select line SEL1 goes to zero, and so the gate voltage of the drive transistor (78 of Figure 7 or 98 of Figure 8) is affected by the dynamic effects including the charge injection and clock feed-through. During the second extraction cycle 112, the drive transistor (78 of Figure 7 or 98 of Figure 8) acts as an amplifier since it is biased with a constant current (Ic) through VOUT. The voltage developed on VOUT as a result of current Ic applied to it is  $(V_{CD}+\Delta V_{CD})$ . Therefore, the aging of the pixel is amplified, and the voltage of the VOUT changes accordingly. Therefore, this method enables extraction of very small amount of voltage threshold (VT) shift resulting in highly accurate calibration. The change in VOUT is monitored. Then, the change(s) in VOUT is used for calibration of programming data.

[0035] Also, applying a current/voltage to the OLED during the extraction cycle, the voltage/current of the OLED can be extracted, and the system determines the aging factor of the OLED and uses it for more accurate calibration of the luminance data.

[0036] Referring to 7, 8 and 9B, the normal operation for the pixel at position (i, j) includes a programming cycle 120 and a driving cycle 122. During the programming cycle 120, the gate terminal of the drive transistor (78 of Figure 7 or 98 of Figure 8) is charged to a calibrated programming voltage  $V_{CP}$  using the monitoring result (e.g., the changes of VOUT). Next. during the driving cycle 122, the select line SEL1 is low and the drive transistor (78 of Figure 7 or 98 of Figure 8) provides current to the OLED (72 of Figure 7. or 92 of Figure 8).

[0037] Figure 10 illustrates an example of a display system having the pixel circuit of Figure 7 or 8. The display system 1020 of Figure 10 includes a pixel array 1022 having a plurality of pixels 1004 arranged in row and column. In Figure 10, four pixels 1024 are shown. However, the number of the pixels 1024 may vary in dependence upon the system design, and does not limited to four. The pixel 1024 may be the pixel circuit 70 of Figure 7 or the pixel circuit 90 of Figure 8. The pixel array 1022 is an active matrix light emitting display, and may be an AMOLED display.

[0038] SEL1(k) (k=i, i+1) is a first select line for selecting the kth row, and corresponds to SEL1 of Figures 7 and 8. SEL2(k) (k=i, i+1) is a second select line for selecting the kth row, and corresponds to SEL2 of Figures 7 and 8. VOUT(l) (l=j, j+1) is an output line for the lth column, and corresponds to VOUT of Figures 7 and 8. VDATA(l) is a data line for the lth column, and corresponds to VDATA of Figures 7 and 8.

[0039] A gate driver 1026 drives SEL1(k) and SEL2(k). The gate driver 1026 includes an address driver for providing address signals to SEL1(k) and SEL2(k). A data driver 1028 generates a programming data and drives VDATA(l). The data driver 1028 includes a monitor 1030 for driving and monitoring the voltage of VOUT(l). Extractor block 1034 calculates the aging of the pixel based on the voltage generated on VOUT(i). VDATA(l) and VOUT (l) are appropriately activated for the operations of Figure 9A and 9B. VDATA(l) is calibrated using the monitoring result (i.e., the change of VOUT(l)). The monitoring result may be provided to a controller 1032. The data driver 1028, the controller 1032, the extractor 1034, or a combination thereof may include a memory for storing the monitoring result. The controller 1032 controls the drivers 1026 and 1028 and the extractor 1034 to drive the pixels 1004 as described above.

[0040] Figure 11A and 11B illustrate two examples of normal and extraction cycles for driving the pixel array of Figure 10. In Figure 11A and 11B, each of ROWi (i=1, 2, ...) represents the ith row; "P" represents a programming cycle and corresponds to 120 of Figure 9B; "D" represents a driving cycle and corresponds to 122 of Figure 9B; "E1" represents a first extraction cycle and corresponds to 110 of Figure 9A; and "E2" represents a second extraction cycle and corresponds to 112 of Figure 9A. In Figure 11A, the extraction can happen at the end of each frame during the blanking time. During this time, the aging of

several pixels can be extracted. Also, an extra frame can be inserted between several frames in which all pixels are OFF. During this frame, one can extract the aging of several pixels without affecting the image quality. Figure 11B shows a case in which one can do the extraction in parallel with programming cycle.

[0041] Figure 12 illustrates another example of a display system having the pixel circuit of Figure 7 or 8. The display system 1040 of Figure 12 includes a pixel array 1042 having a plurality of pixels 1044 arranged in row and column. The display system 1040 is similar to the display system 1020 of Figure 10. In Figure 12, data line VDATA (j+1) is used as an output line VOUT(j) for monitoring the ageing of pixel.

[0042] A gate driver 1046 is the same or similar to the gate driver 1026 of Figure 10. The gate driver 1046 includes an address driver for providing address signals to SEL1(k) and SEL2(k). A data driver 1048 generates a programming data and drives VDATA(l). The data driver 1048 includes a monitor 1050 for monitoring the voltage of VDATA(l). VDATA(l) is appropriately activated for the operations of Figure 9A and 9B. Extractor block 1054 calculates the aging of the pixel based on the voltage generated on VDATA. VDATA(l) is calibrated using the monitoring result (i.e., the change of VDATA(l)). The monitoring result may be provided to a controller 1052. The data driver 1048, the controller 1052, the extractor 1054, or a combination thereof may include a memory for storing the monitoring result. The controller 1052 controls the drivers 1046 and 1048 and the extractor 1054 to drive the pixels 1004 as described above.

[0043] Figure 13 illustrates an example of normal and extraction cycles for driving the pixel array 1042 of Figure 12. In Figure 13, each of ROWi (i=1, 2, ...) represents the ith row; "P" represents a programming cycle and corresponds to 120 of Figure 9B; "D" represents a driving cycle and corresponds to 122 of Figure 9B; "E1" represents a first extraction cycle and corresponds to 110 of Figure 9A; and "E2" represents a second extraction cycle and corresponds to 112 of Figure 9A. The extraction can happen at the end of each frame during the blanking time. During this time, the aging of several pixels can be extracted. Also, an extra frame can be inserted between several frames in which all pixels are OFF. During this frame, one can extract the aging of several pixels without affecting the image quality.

[0044] Figure 14 illustrates an example of a 4-transistor (4T) pixel circuit to which a pixel operation technique in accordance with a further embodiment of the present invention is suitably applied. The pixel circuit 130 of Figure 14 includes an OLED 132, a storage capacitor 134, a switch transistor 136, and a drive transistor 138. The pixel circuit 130 forms an AMOLED display.

[0045] The drain terminal of the drive transistor 138 is connected to the OLED 132, and the source terminal of the drive transistor 138 is connected to a power supply line VSS (e.g., ground). One terminal of the switch transistor 136 is connected to a data line VDATA, and the other terminal of the switch transistor 136 is connected to the gate terminal of the drive transistor 138. The gate terminal of the switch transistor 136 is connected to a select line SEL[j]. One terminal of the storage capacitor 134 is connected to the gate terminal of the drive transistor 138, and the other terminal of the storage capacitor 134 is connected to VSS.

[0046] A sensing network 140 is provided to the pixel circuit 130. The network 140 may be included in the pixel circuit 130. The circuit 140 includes transistors 142 and 144. The transistors 142 and 144 are connected in series between the drain terminal of the drive transistor 138 and an output line VOUT. The gate terminal of the transistor 142 is connected to a select line SEL[j+1]. The gate terminal of the transistor 144 is connected to a select line SEL[j-1].

[0047] The select line SEL[k] (k=j-1, j, j+1) may be an address line for the kth row of a pixel array. The select line SEL[j-1] or SEL[j+1] may be replaced with SEL[j] where SEL[j] is ON when both of SEL[j-1] and SEL[j+1] signals are ON.

[0048] The aging of the pixel circuit 130 is extracted by monitoring the voltage of the output line VOUT. In one example, VOUT may be provided separately from VDATA. In another example, VOUT may be a data line VDATA for a physically adjacent column (row).

[0049] Figure 15 illustrates another example of a 4T pixel circuit to which the pixel operation technique associated with Figure 14 is suitably applied. The pixel circuit 150 of Figure 15 includes an OLED 152, a storage capacitor 154, a switch transistor 156, and a drive transistor 158. The pixel circuit 150 forms an AMOLED display. The OLED 152

corresponds to the OLED 132 of Figure 14. The storage capacitor 154 corresponds to the storage capacitor 134 of Figure 14. The transistors 156 and 158 correspond to the transistors 136 and 138 of Figure 14.

[0050] The source terminal of the drive transistor 158 is connected to the OLED 152, and the drain terminal of the drive transistor 158 is connected to a power supply line VDD. The switch transistor 156 is connected between a data line VDATA and the gate terminal of the drive transistor 158. One terminal of the storage capacitor 154 is connected to the gate terminal of the drive transistor 158, and the other terminal of the storage capacitor 154 is connected to the OLED 152 and the source terminal of the drive transistor 158.

[0051] A sensing network 160 is provided to the pixel circuit 150. The network 160 may be included in the pixel circuit 150. The circuit 160 includes transistors 162 and 164. The transistors 162 and 164 are connected in series between the source terminal of the drive transistor 158 and an output line VOUT. The gate terminal of the transistor 162 is connected to a select line SEL[j-1]. The gate terminal of the transistor 164 is connected to a select line SEL[j+1]. The transistors 162 and 164 correspond to the transistors 142 and 144 of Figure 14.

[0052] The aging of the pixel circuit 150 is extracted by monitoring the voltage of the output line VOUT. In one example, VOUT may be provided separately from VDATA. In another example, VOUT may be a data line VDATA for a physically adjacent column (row).

[0053] Figure 16A illustrates an example of signal waveforms applied to the pixel circuits of Figures 14 and 15 during an extraction operation. Figure 16B illustrates an example of signal waveforms applied to the pixel circuits of Figures 14 and 15 during a normal operation.

[0054] Referring to 14, 15 and Figures 16A, the extraction operation for the pixel at position (i, j) includes first and second extraction cycles 170 and 172. During the first extraction cycle 170, the gate terminal of the drive transistor (138 of Figure 14 or 158 of Figure 15) is charged to a calibration voltage  $V_{CG}$ . This calibration voltage  $V_{CG}$  includes the aging prediction, calculated based on the previous aging data. During the second extraction cycle 172, the select line SEL[i] goes to zero, and so the gate voltage of the drive transistor (138)

of Figure 14 or 158 of Figure 15) is affected by the dynamic effects including the charge injection and clock feed-through. During the second extraction cycle 172, the drive transistor (138 of Figure 14 or 158 of Figure 15) acts as an amplifier since it is biased with a constant current through VOUT. The voltage developed on VOUT as a result of current Ic applied to it is  $(V_{CD}+\Delta V_{CD})$ . Therefore, the aging of the pixel is amplified, and change the voltage of the VOUT. Therefore, this method enables extraction of very small amount of voltage threshold (VT) shift resulting in highly accurate calibration. The change in VOUT is monitored. Then, the change(s) in VOUT is used for calibration of programming data.

[0055] Also, applying a current/voltage to the OLED during the extraction cycle, the system can extract the voltage/current of the OLED and determines the aging factor of the OLED and use it for more accurate calibration of the luminance data.

[0056] Referring to 14, 15 and 16B, the normal operation for the pixel at position (i, j) includes a programming cycle 180 and a driving cycle 182. During the programming cycle 180, the gate terminal of the drive transistor (138 of Figure 14 or 158 of Figure 15) is charged to a calibrated programming voltage V<sub>CP</sub> using the monitoring result (e.g., the changes of VOUT). During the driving cycle 182, the select line SEL[i] is low and the drive transistor (138 of Figure 14 or 158 of Figure 15) provides current to the OLED (142 of Figure 14 or 152 of Figure 15).

[0057] Figure 17 illustrates an example of a display system having the pixel circuit of Figure 14 or 15 where VOUT is separated from VDATA. The display system 1060 of Figure 17 is similar to the display system 1020 of Figure 10. The display system 1060 includes a pixel array having a plurality of pixels 1064 arranged in row and column. In Figure 17, four pixels 1064 are shown. However, the number of the pixels 1064 may vary in dependence upon the system design, and does not limited to four. The pixel 1064 may be the pixel circuit 130 of Figure 14 or the pixel circuit 150 of Figure 15. The pixel array of Figure 13 is an active matrix light emitting display, and may be an AMOLED display.

[0058] SEL1(k) (k=i-1, i, i+1, i+2) is a select line for selecting the kth row, and corresponds to SEL[j-1], SEL[j] and SEL[j+1] of Figures 14 and 15. VOUT(l) (l=j, j+1) is an output line for the lth column, and corresponds to VOUT of Figures 14 and 15. VDATA(l) is a data line for the lth column, and corresponds to VDATA of Figures 14 and 15.

[0059] A gate driver 1066 drives SEL(k). The gate driver 1066 includes an address driver for providing address signals to SEL(k). A data driver 1068 generates a programming data and drives VDATA(l). The data driver 1068 includes a monitor 1070 for driving and monitoring the voltage of VOUT(l). Extractor block 1074 calculates the aging of the pixel based on the voltage generated on VOUT(l). VDATA(l) and VOUT (l) are appropriately activated for the operations of Figure 16A and 16B. VDATA(l) is calibrated using the monitoring result (i.e., the change of VOUT(l)). The monitoring result may be provided to a controller 1072. The data driver 1068, the controller 1072, the extractor 1074, or a combination thereof may include a memory for storing the monitoring result. The controller 1072 controls the drivers 1066 and 1068 and the extractor 1074 to drive the pixels 1064 as described above.

[0060] Figure 18 illustrates an example of the normal and extraction cycles for driving the pixel array of Figure 17. In Figure 18, each of ROWi (i=1, 2, ...) represents the ith row; "P" represents a programming cycle and corresponds to 180 of Figure 16B; "D" represents a driving cycle and corresponds to 182 of Figure 16B; "E1" represents the first and second extraction cycle and corresponds to 170 of Figure 16A; and "E2" represents a second extraction cycle and corresponds to 172 of Figure 16A. The extraction can happen at the end of each frame during the blanking time. During this time, the aging of several pixels can be extracted. Also, an extra frame can be inserted between several frames in which all pixels are OFF. During this frame, one can extract the aging of several pixels without affecting the image quality.

[0061] Figure 19 illustrates another example of a display system having the pixel circuit of Figure 14 or 15 where VDATA is used as VOUT. The display system 1080 of Figure 19 is similar to the display system 1040 of Figure 12. The display system 1080 includes a pixel array having a plurality of pixels 1084 arranged in row and column. In Figure 19, four pixels 1084 are shown. However, the number of the pixels 1084 may vary in dependence upon the system design, and does not limited to four. The pixel 1084 may be the pixel circuit 130 of Figure 14 or the pixel circuit 150 of Figure 15. The pixel array of Figure 19 is an active matrix light emitting display, and may be an AMOLED display.

[0062] In the display system of Figure 19, VDATA is used as a data line for the lth column and an output line for monitoring the pixel aging.

[0063] A gate driver 1066 drives SEL(k). The gate driver 1086 includes an address driver for providing address signals to SEL(k). A data driver 1088 generates a programming data and drives VDATA(l). The data driver 1088 includes a monitor 1090 for driving and monitoring the voltage of VDATA(l). Extractor block 1094 calculates the aging of the pixel based on the voltage generated on VDATA(l). VDATA(l) is appropriately activated for the operations of Figure 16A and 16B. VDATA(l) is calibrated using the monitoring result (i.e., the change of VDATA(l)). The monitoring result may be provided to a controller 1092. The data driver 1088, the controller 1092, the extractor 1094, or a combination thereof may include a memory for storing the monitoring result. The controller 1092 controls the drivers 1086 and 1088 and the extractor 1094 to drive the pixels 1084 as described above.

[0064] Figure 20 illustrates an example of the normal and extraction cycles for driving the pixel array of Figure 19. In Figure 20, each of ROWi (i=1, 2, ...) represents the ith row; "P" represents a programming cycle and corresponds to 180 of Figure 16B; "D" represents a driving cycle and corresponds to 182 of Figure 16B; "E1" represents the first extraction cycle and corresponds to 170 of Figure 16A; and "E2" represents a second extraction cycle and corresponds to 172 of Figure 16A. The extraction can happen at the end of each frame during the blanking time. During this time, the aging of several pixels can be extracted. Also, an extra frame can be inserted between several frames in which all pixels are OFF. During this frame, one can extract the aging of several pixels without affecting the image quality.

[0065] Figure 21 illustrates an example of a 3T pixel circuit to which a pixel operation scheme in accordance with a further embodiment of the present invention is suitably applied. The pixel circuit 190 of Figure 21 includes an OLED 172, a storage capacitor 194, a switch transistor 196, and a drive transistor 198. The pixel circuit 190 forms an AMOLED display.

[0066] The drain terminal of the drive transistor 198 is connected to the OLED 192, and the source terminal of the drive transistor 198 is connected to a power supply line VSS (e.g., ground). One terminal of the switch transistor 196 is connected to a data line VDATA, and

the other terminal of the switch transistor 196 is connected to the gate terminal of the drive transistor 198. The gate terminal of the switch transistor 196 is connected to a select line SEL. One terminal of the storage capacitor 194 is connected to the gate terminal of the drive transistor 198, and the other terminal of the storage capacitor 194 is connected to VSS.

[0067] A sensing transistor 200 is provided to the pixel circuit 190. The transistor 200 may be included in the pixel circuit 190. The transistor 200 is connected between the drain terminal of the drive transistor 198 and an output line VOUT. The gate terminal of the transistor 200 is connected to the select line SEL.

[0068] The aging of the pixel circuit 190 is extracted by monitoring the voltage of the output line VOUT. SEL is shared by the switch transistor 196 and the transistor 200.

[0069] Figure 22 illustrates another example of a 3-transistor (3T) pixel circuit to which the pixel operation technique associated with Figure 21 is suitably applied. The pixel circuit 210 of Figure 22 includes an OLED 212, a storage capacitor 214, a switch transistor 216, and a drive transistor 218. The OLED 212 corresponds to the OLED 192 of Figure 21. The storage capacitor 214 corresponds to the storage capacitor 194 of Figure 21. The transistors 216 and 218 correspond to the transistors 196 and 198 of Figure 21. The pixel circuit 210 forms an AMOLED display.

[0070] The drain terminal of the drive transistor 218 is connected to a power supply line VDD, and the source terminal of the drive transistor 218 is connected to the OLED 212. The switch transistor 216 is connected between a data line VDATA and the gate terminal of the drive transistor 218. One terminal of the storage capacitor 214 is connected to the gate terminal of the drive transistor 218, and the other terminal of the storage capacitor 214 is connected to the source terminal of the drive transistor 218 and the OLED 212.

[0071] A sensing transistor 220 is provided to the pixel circuit 210. The transistor 220 may be included in the pixel circuit 210. The transistor 220 connects the source terminal of the drive transistor 218 and the OLED 212 to an output line VOUT. The transistor 220 corresponds to the transistor 200 of Figure 21. The gate terminal of the transistor 220 is connected to the select line SEL.

[0072] The aging of the pixel circuit 210 is extracted by monitoring the voltage of the output line VOUT. SEL is shared by the switch transistor 216 and the transistor 220.

[0073] Figure 23A illustrates an example of signal waveforms applied to the pixel circuits of Figures 21 and 22 during an extraction operation. Figure 23B illustrates an example of signal waveforms applied to the pixel circuits of Figures 21 and 22 during a normal operation.

[0074] Referring to 21, 22 and Figures 23A, the extraction operation includes an extraction cycle 170. During the extraction cycle 170, the gate terminal of the drive transistor (198 of Figure 21 or 218 of Figure 22) is charged to a calibration voltage  $V_{CG}$ . This calibration voltage  $V_{CG}$  includes the aging prediction, calculated based on the previous aging data. During the extraction cycle 230, the drive transistor (198 of Figure 21 or 218 of Figure 22) acts as an amplifier since it is biased with a constant current through VOUT. The voltage developed on VOUT as a result of current Ic applied to it is  $(V_{CD}+\Delta V_{CD})$ . Therefore, the aging of the pixel is amplified, and change the voltage of the VOUT. Therefore, this method enables extraction of very small amount of voltage threshold (VT) shift resulting in highly accurate calibration. The change in VOUT is monitored. Then, the change(s) in VOUT is used for calibration of programming data

[0075] Also, applying a current/voltage to the OLED during extraction cycle, the system can extract the voltage/current of the OLED and determines the aging factor of the OLED and use it for more accurate calibration of the luminance data.

[0076] Referring to 21, 22 and 23B, the normal operation includes a programming cycle 240 and a driving cycle 242. During the programming cycle 240, the gate terminal of the drive transistor (198 of Figure 21 or 218 of Figure 22) is charged to a calibrated programming voltage  $V_{CP}$  using the monitoring result (i.e., the changes of VOUT). During the driving cycle 242, the select line SEL is low and the drive transistor (198 of Figure 21 or 218 of Figure 22) provides current to the OLED (192 of Figure 21 or 212 of Figure 22).

[0077] Figure 24 illustrates an example of a display system having the pixel circuit of Figure 21 or 22 where VOUT is separated from VDATA. The display system 1100 of Figure 24 includes a pixel array having a plurality of pixels 1104 arranged in row and column. In

Figure 24, four pixels 1104 are shown. However, the number of the pixels 1104 may vary in dependence upon the system design, and does not limited to four. The pixel 1104 may be the pixel circuit 190 of Figure 21 or the pixel circuit 210 of Figure 22. The pixel array of Figure 24 is an active matrix light emitting display, and may be an AMOLED display.

[0078] SEL(k) (k=i, i+1) is a select line for selecting the kth row, and corresponds to SEL of Figures 21 and 22. VOUT(l) (l=j, j+1) is an output line for the lth column, and corresponds to VOUT of Figures 21 and 22. VDATA(l) is a data line for the lth column, and corresponds to VDATA of Figures 21 and 22.

[0079] A gate driver 1106 drives SEL(k). The gate driver 1106 includes an address driver for providing address signals to SEL(k). A data driver 1108 generates a programming data and drives VDATA(l). The data driver 1108 includes a monitor 1110 for driving and monitoring the voltage of VOUT(l). Extractor block 1114 calculates the aging of the pixel based on the voltage generated on VOUT(l). VDATA(l) and VOUT (l) are appropriately activated for the operations of Figure 23A and 23B. VDATA(l) is calibrated using the monitoring result (i.e., the change of VOUT(l)). The monitoring result may be provided to a controller 1112. The data driver 1108, the controller 1112, the extractor 1114, or a combination thereof may include a memory for storing the monitoring result. The controller 1112 controls the drivers 1106 and 1108 and the extractor 1114 to drive the pixels 1104 as described above.

[0080] Figures 25A and 25B illustrate two examples of the normal and extraction cycles for driving the pixel array of Figure 24. In Figure 25A and 25B, each of ROWi (i=1, 2, ...) represents the ith row; "P" represents a programming cycle and corresponds to 240 of Figure 23B; "D" represents a driving cycle and corresponds to 242 of Figure 23B; "E1" represents the first extraction cycle and corresponds to 230 of Figure 23A. In Figure 25A, the extraction can happen at the end of each frame during the blanking time. During this time, the aging of several pixels can be extracted. Also, an extra frame can be inserted between several frames in which all pixels are OFF. During this frame, one can extract the aging of several pixels without affecting the image quality. In Figure 25B, the extraction and programming happens in parallel.

[0081] Figure 26 illustrates an example of a 3T pixel circuit to which a pixel operation technique in accordance with a further embodiment of the present invention is suitably applied. The pixel circuit 260 of Figure 26 includes an OLED 262, a storage capacitor 264, a switch transistor 266, and a drive transistor 268. The pixel circuit 260 forms an AMOLED display.

[0082] The OLED 262 corresponds to the OLED 192 of Figure 21. The capacitor 264 corresponds to the capacitor 194 of Figure 21. The transistors 264 and 268 correspond to the transistors 196 and 198 of Figure 21, respectively. The gate terminal of the switch transistor 266 is connected to a first select line SEL1.

[0083] A sensing transistor 270 is provided to the pixel circuit 260. The transistor 270 may be included in the pixel circuit 260. The transistor 270 is connected between the drain terminal of the drive transistor 268 and VDATA. The gate terminal of the transistor 270 is connected to a second select line SEL2.

[0084] The aging of the pixel circuit 260 is extracted by monitoring the voltage of VDADA. VDATA is shared for programming and extracting the pixel aging.

[0085] Figure 27 illustrates another example of a 3T pixel circuit to which the pixel operation technique associated with Figure 26 is suitably applied. The pixel circuit 280 of Figure 27 includes an OLED 282, a storage capacitor 284, a switch transistor 286, and a drive transistor 288. The pixel circuit 280 forms an AMOLED display.

[0086] The OLED 282 corresponds to the OLED 212 of Figure 22. The capacitor 284 corresponds to the capacitor 214 of Figure 22. The transistors 284 and 288 correspond to the transistors 216 and 218 of Figure 22, respectively. The gate terminal of the switch transistor 286 is connected to a first select line SEL1.

[0087] A sensing transistor 290 is provided to the pixel circuit 280. The transistor 290 may be included in the pixel circuit 280. The transistor 290 is connected between the source terminal of the drive transistor 288 and VDATA. The transistor 290 corresponds to the transistor 270 of Figure 26. The gate terminal of the transistor 290 is connected to a second select line SEL2.

[0088] The aging of the pixel circuit 280 is extracted by monitoring the voltage of VDADA. VDATA is shared for programming and extracting the pixel aging.

[0089] Figure 28A illustrates an example of signal waveforms applied to the pixel circuits of Figures 26 and 27 during an extraction operation. Figure 28B illustrates an example of signal waveforms applied to the pixel circuits of Figures 26 and 27 during a normal operation.

[0090] Referring to 26, 27 and Figures 28A, the extraction operation includes first and second extraction cycles 300 and 302. During the first extraction cycle 300, the gate terminal of the drive transistor (268 of Figure 26 or 288 of Figure 27) is charged to a calibration voltage  $V_{CG}$ . This calibration voltage  $V_{CG}$  includes the aging prediction, calculated based on the previous aging data. During the second extraction cycle 302, the drive transistor (268 of Figure 26 or 288 of Figure 27) acts as an amplifier since it is biased with a constant current through VDATA. Therefore, the aging of the pixel is amplified, and the voltage of the VDATA changes accordingly. Therefore, this method enables extraction of very small amount of voltage threshold (VT) shift resulting in highly accurate calibration. The change in VDATA is monitored. Then, the change(s) in VDATA is used for calibration of programming data

[0091] Also, applying a current/voltage to the OLED during extraction cycle, the system can extract the voltage/current of the OLED and determines the aging factor of the OLED and use it for more accurate calibration of the luminance data.

[0092] Referring to 26, 27 and 28B, the normal operation includes a programming cycle 310 and a driving cycle 312. During the programming cycle 310, the gate terminal of the drive transistor (268 of Figure 26 or 288 of Figure 27) is charged to a calibrated programming voltage V<sub>CP</sub> using the monitoring result (i.e., the changes of VDATA). Next, during the driving cycle 312, the select line SEL1 is low and the drive transistor (268 of Figure 26 or 288 of Figure 27) provides current to the OLED (262 of Figure 26, or 282 of Figure 27).

[0093] Figure 29 illustrates an example of a display system having the pixel circuit of Figure 26 or 27. The display system 1120 of Figure 29 includes a pixel array having a plurality of pixels 1124 arranged in row and column. In Figure 29, four pixels 1124 are shown.

However, the number of the pixels 1124 may vary in dependence upon the system design, and does not limited to four. The pixel 1024 may be the pixel circuit 260 of Figure 26 or the pixel circuit 280 of Figure 27. The pixel array of Figure 29 is an active matrix light emitting display, and may be an AMOLED display.

[0094] SEL1(k) (k=i, i+1) is a first select line for selecting the kth row, and corresponds to SEL1 of Figures 26 and 27. SEL2(k) (k=i, i+1) is a second select line for selecting the kth row, and corresponds to SEL2 of Figures 26 and 27. VDATA(l) (l=j, j+1) is a data line for the lth column, and corresponds to VDATA of Figures 26 and 27.

[0095] A gate driver 1126 drives SEL1(k) and SEL2(k). The gate driver 1126 includes an address driver for providing address signals to SEL1(k) and SEL2(k). A data driver 1128 generates a programming data and drives VDATA(l). The data driver 1128 includes a monitor 1130 for driving and monitoring the voltage of VDATA(l). Extractor block 1134 calculates the aging of the pixel based on the voltage generated on VDATA(i). VDATA(l) is appropriately activated for the operations of Figure 28A and 28B. VDATA(l) is calibrated using the monitoring result (i.e., the change of VDATA(l)). The monitoring result may be provided to a controller 1132. The data driver 1128, the controller 1132, the extractor 1134 or a combination thereof may include a memory for storing the monitoring result. The controller 1132 controls the drivers 1126 and 1128 and the extractor 1134 to drive the pixels 1124 as described above.

[0096] Figure 30 illustrates an example of normal and extraction cycles for driving the pixel array of Figure 29. In Figure 30, each of ROWi (i=1, 2, ..) represents the ith row; "P" represents a programming cycle and corresponds to 310 of Figure 28B; "D" represents a driving cycle and corresponds to 312 of Figure 28B; "E1" represents the first extraction cycle and corresponds to 300 of Figure 28A; "E2" represents the second extraction cycle and corresponds to 302 of Figure 28A. the extraction can happen at the end of each frame during the blanking time. During this time, the aging of several pixels can be extracted. Also, an extra frame can be inserted between several frames in which all pixels are OFF. During this frame, one can extract the aging of several pixels without affecting the image quality.

[0097] According to the embodiments of the present invention illustrated in Figures 1 to 28B, pixel aging is extracted, and the pixel programming or biasing data is calibrated, which

provides a highly accurate operation. According to the embodiments of the present invention, the programming/biasing of a flat panel becomes highly accurate resulting in less error. Thus it facilitates the realization of high-resolution large-are flat panels for displays and sensors.

[0098] Programming and reading out technique using shared data lines and select lines is further described in detail using Figure 31A to 35.

[0099] Figures 31A and 31B illustrate pixel circuits with readout capabilities at the jth row and the ith column. The pixel of Figure 31A includes a driver circuit 352 for driving a light emitting device (e.g., OLED), and a sensing circuit 356 for monitoring an acquisition data from the pixel. A transistor 354 is provided to connect a data line DATA[i] to the driver circuit 352 based on a signal on a select line SEL[j]. A transistor 358 is provided to connect the output from the monitoring circuit 356 to a readout line Readout[i]. In Figure 31A, the pixel is programmed through the data line DATA[i] via the transistor 354, and the acquisition data is read back through the readout line Readout[i] via the transistor 358.

[00100] The sensing circuit 356 may be a sensor, TFT, or OLED itself. The system of Figure 31A uses an extra line (i.e., Readout [i]).

In the pixel of Figure 31B the transistor 358 is connected to the data line DATA[i] or an adjacent data line, e.g., DATA[i-1], DATA[i+1]. The transistor 354 is selected by a first select line SEL1[i] while the transistor 358 is selected by an extra select line SEL2[i]. In Figure 31B, the pixel is programmed through the data line DATA[i] via the transistor 354, and the acquisition data is read back through the same data line or a data line for an adjacent row via the transistor 358. Although, the number of rows in a panel is generally less than the number of columns, the system of Figure 31B uses the extra select lines.

[00102] Figure 32 illustrates an example of a pixel circuit to which a pixel operation technique in accordance with a further embodiment of the present invention is suitably applied. The pixel circuit 370 of Figure 32 is at the jth row and ith column. In Figure 32, the data and readout line are merged without adding extra select line. The pixel circuit 370 of Figure 32 includes a driver circuit 372 for driving a light emitting device (e.g. OLED), and

a sensing circuit 376 for sensing an acquisition data from the pixel. A transistor 374 is provided to connect a data line DATA[i] to the driver circuit 372 based on a signal on a select line SEL[i]. The pixel is programmed while SEL[j] is high. A sensing network 378 is provided to the sensing circuit 376.

[00103] The sensing circuit 376 senses the pixel electrical, optical, or temperature signals of the driver circuit 352. Thus, the output of the sensing circuit 376 determines the pixel aging overtime. The monitor circuit 376 may be a sensor, a TFT, a TFT of the pixel, or OLED of the pixel (e.g., 14 of Figure 1).

[00104] In one example, the sensing circuit 376 is connected, via the sensing network 378, to the data line DATA[i] of the column in which the pixel is. In another example, the sensing circuit 376 is connected, via the sensing network 378, a data line for one of the adjacent columns e.g., DATA [i+1], or DATA[i-1].

[00105] The sensing network 378 includes transistors 380 and 382. The transistors 380 and 382 are connected in series between the output of the monitor circuit 376 and a data line, e.g., DATA[i], DATA[i-1], DATA[i+1]. The transistor 380 is selected by a select line for an adjacent row, e.g., SEL[i-1], SEL[i+1]. The transistor 382 is selected by the select line SEL[i], which is also connected to the gate terminal of the transistor 374.

[00106] The driver circuit 372, the monitor circuit 376, and the switches 374, 380 and 382 may be fabricated in amorphous silicon, poly silicon, organic semiconductor, or CMOS technologies.

[00107] The arrangement of Figure 32 can be used with different timing schedule. However, one of them is shown in Figure 33. The operation cycles of Figure 33 includes a programming cycle 380, a driving cycle 392, and a readback cycle 394.

[00108] Referring to Figures 32 and 33, during the programming cycle 390, the pixel is programmed through DATA[i] while SEL[i] is ON During the driving cycle 392. SEL[i] goes OFF. For the readout process 394, SEL[i] and one adjacent row's select line SEL[i-1] or SEL[j+1] are ON, and so the monitoring data is read back through DATA[i]. DATA[i-1] or DATA[i+1] which is connected to the sensing network 378.

[00109] The transistors 380 and 382 can be easily swapped without affecting the readout process.

- [00110] Figure 34 illustrates another example of a pixel circuit to which the pixel operation technique associated with Figure 32 is suitably applied. The pixel circuit 400 of Figure 34 is at the jth row and ith column. In Figure 34, the data and readout line are merged without adding extra select line. The pixel circuit 400 of Figure 34 includes an OLED (now shown), the driver circuit 372, and the sensing circuit 376. A sensing network 408 is provided to the sensing circuit 376. The sensing network 408 includes transistors 410 and 412. The transistor 410 and 412 are same or similar to the transistors 380 and 382 of Figure 32, respectively. The gate terminal of the transistor 410 is connected to a select line SEL[j-1] for the (j-1)th row. The gate terminal of the transistor 412 is connected to a select line SEL[j+1] for the (j+1)th row. The pixel is programmed while SEL[i] is high. The transistor 412 may be shared by more than one pixel.
- [00111] In one example, the monitoring circuit 376 is connected, via the sensing network 408, to the data line DATA[j] of the column in which the pixel is. In another example, the monitoring circuit 376 is connected, via the sensing network 408, a data line for one of the adjacent columns e.g., DATA [i+1], DATA[i-1].
- [00112] The switches 410 and 412 can be fabricated in amorphous silicon, poly silicon, organic semiconductor, or CMOS technologies.
- [00113] The arrangement of Figure 34 can be used with different timing schedule. However, one of them is shown in Figure 35. The operation cycles of Figure 35 includes a programming cycle 420, a driving cycle 422, and a readback cycle 424.
- [00114] Referring to Figures 34 and 35, during the programming cycle 420, the pixel is programmed through DATA[i] while SEL[j] is ON During the driving cycle 422, SEL[j] goes Off. For the readout process 424, SEL[j-1] and are ON, and so the monitoring data is read back through DATA[i]. DATA[i-1] or DATA[i+1] which is connected to the sensing network 408. The transistors 410 and 412 can be easily exchanged without affecting the readout process.

[00115] The display systems having the pixel structures of Figures 31 and 34 are similar to those of the display system described above. Data read back from the sensing network is used to calibrate programming data.

[00116] The technique according to the embodiments of the present invention illustrated in Figures 32 to 40 shares the data line used to program the pixel circuit and the readout line used to extract the pixel aging data without affecting the pixie circuit operation and without adding extra controlling signal. The number of signals connected to the panel is reduced significantly. Thus the complexity of the driver is reduced. It reduces the implementation cost of the external driver decreases and reduces the cost of calibration tourniquets in active matrix light emitting displays, in particular AMOLED displays.

[00117] A technique for increasing the aperture ratio pixel circuits of the calibration techniques is described in detail using Figures 36 to 38.

[00118] Figure 36 illustrates an example of a pixel array in accordance with a further embodiment of the present invention. The pixel array 500 of Figure 36 includes a plurality of pixel circuits 510 arranged in rows and columns. In Figure 36, two pixels 510 in the jth column are shown. The pixel circuit 510 includes an OLED 512, a storage capacitor 514, a switch transistor 516, and a drive transistor 518. The OLED 512 corresponds to the OLED 212 of Figure 22. The storage capacitor 514 corresponds to the storage capacitor 214 of Figure 22. The transistors 516 and 518 correspond to the transistors 216 and 218 of Figure 22.

[00119] The drain terminal of the drive transistor 518 is connected to a power supply line VDD, and the source terminal of the drive transistor 518 is connected to the OLED 512. The switch transistor 516 is connected between a corresponding data line Data [j] and the gate terminal of the drive transistor 518. One terminal of the storage capacitor 514 is connected to the gate terminal of the drive transistor 518, and the other terminal of the storage capacitor 514 is connected to the source terminal of the drive transistor 518 and the OLED 512.

[00120] A sensing network 550 is provided to the pixel array 500. The network 550 includes a sensing transistor 532 for each pixel and a sensing transistor 534. The transistor

532 may be included in the pixel 500. The sensing transistor 534 is connected to a plurality of switch transistors 532 for a plurality of pixels 510. In Figure 36, the sensing transistor 534 is connected to two switch transistors 532 for two pixels 510 in the jth column.

The transistor 532 for the pixel 510 at position (i, j) is connected to a data line DATA [j+1] via the transistor 534, and is also connected to the OLED 512 in the pixel 510 at position (i, j). Similarly, the transistor 532 for the pixel 510 at position (i-h, j) is connected to the data line DATA [j+1] via the transistor 534, and is also connected to the OLED 512 in the pixel 510 at position (i-h, j). DATA [j+1] is a data line for programming the (j+1) th column.

The transistor 532 for the pixel 510 at position (i, j) is selected by a select line SEL[k] for the "k"th row. The transistor 532 for the pixel 510 at position (i-h, j) is selected by a select line SEL[k'] for the k' th row. The sensing transistor 534 is selected by a select line SEL[t] for the "t"th row. There can be no relation among "i", "i-h", "k", "k", and "t". However, to have a compact pixel circuit for a higher resolution, it is better that they be consecutive. The two transistors 532 are connected to the transistor 534 through an internal line, i.e., monitor line [j, j+1].

[00123] The pixels 510 in one column are divided into few segments (each segments has 'h' number of pixels). In the pixel array 500 of 36, the two pixels in one column are in one segment. A calibration component (e.g., transistor 534) is shared by the two pixels.

In Figure 36, the pixel at the jth column is programmed through the data line, DATA[j], and the acquisition data is read back through the data line for an adjacent column, e.g., DATA [j+l] (or DATA [j-1]). Since SEL(i) is OFF during programming and during extraction, the switch transistor 516 is OFF. The sensing switch 534 grantees a conflict free readout and programming procedures.

[00125] Figure 37 illustrates RGBW structure using the pixel array 500 of Figure 36. In Figure 37, two pixels form one segment. In Figure 37, "CSR", "T1R", "T2R", and "T3R" are components for a pixel for red "R", and correspond to 514, 518, 516, and 532 of Figure 36; "CSG", "T1G", "T2G", and "T3G" are components for a pixel for green "G", and correspond to 514, 518, 516, and 532 of Figure 36; "CSB", "T1B", "T2B", and "T3B" are

components for a pixel for blue "B", and correspond to 514, 518, 516, and 532 of Figure 36; "CSW", "T1W", "T2W", and "T3W" are components for a pixel for white "W", and correspond to 514, 518, 516, and 532 of Figure 36.

[00126] In Figure 37, "TWB" represents a sensing transistor shared by two pixels for "W" and "B", and corresponds to the sensing transistor 534 of Figure 36; and "TGR" represents a sensing transistor shared by two pixels for "G" and "R", and corresponds to the sensing transistor 534 of Figure 36.

The gate terminals of the transistors T3W and T3G are connected to a select line SEL[i] for the ith row. The gate terminals of the transistors T3B and T3R are connected to a select line SEL[i+1] for the ith row. The gate terminal of the sensing transistor TWB and the gate terminal of the sensing transistor TGR are connected to the select line SEL[i] for the ith row.

[00128] The sensing transistors TWB and TGR of the two adjacent segments which use the SEL[i] for sensing is put in the segment area of pixels which use SEL [i] for programming to reduce the layout complexity where one segment includes two pixel which shares the same sensing transistor.

[00129] Figure 38 illustrates a layout for the pixel circuits of Figure 37. In Figure 45, "R" is an area associated with a pixel for read; "G" is an area associated with a pixel for green; "B" is an area associated with a pixel for blue; "W" is an area associated with a pixel for white. "TWB" corresponds to the sensing transistor TWB of Figure 37, and shared by the pixel for while and the pixel for while. "TGR" corresponds to the sensing transistors TGR of Figure 37, and is shared by the pixel for green and the pixel for red. The size of the pixel is, for example, 208 um. It shows the applicability of the circuit to a very small pixel for high resolution displays

[00130] One or more currently preferred embodiments have been described by way of example. It will be apparent to persons skilled in the art that a number of variations and modifications can be made without departing from the scope of the invention as defined in the claims.

#### WHAT IS CLAIMED IS:

1. A display system comprising:

one or more pixels, each having a light emitting device, a drive transistor for driving the light emitting device, and a switch transistor for selecting the pixel; and

a circuit for monitoring and extracting the change of the pixel to calibrate programming data for the pixel.

- 2. A display system according to claim 1, wherein the circuit comprises a sensing network for connecting a path between the light emitting device and the drive transistor to a monitoring line.
- 3. A display system according to claim 2, wherein the monitoring line comprises a power supply line directly or indirectly connected to the light emitting device or the drive transistor, a data line for providing programming data, or an output data line connected to the light emitting device or the drive transistor.
- 4. A display system according to claim 2, wherein the switch transistor is selected by a first select line, and wherein the sensing network is activated by a second select line.
- 5. A display system according to claim 4, wherein the second select line is the first select line.
- 6. A display system according to claim 2, wherein the sensing network comprises a sensing transistor for connecting the path to the monitoring line.
- 7. A display system according to claim 6, wherein the switch transistor is selected by a select line, and wherein the sensing transistor is selected by the select line
- 8. A display system according to claim 2, wherein the network comprises a first sensing transistor and a second sensing transistor for connecting the path to the monitoring line.
- 9. A display system according to claim 8, wherein the switch transistor is selected by a select line, and wherein the first sensing transistor is selected by a second select line, and wherein the second sensing transistor is selected by a third select line

10. A display system according to claim 1, wherein the pixel comprises a sensing circuit for monitoring the pixel aging, and wherein the circuit comprises a sensing network for connecting the sensing circuit to a monitoring line.

- 11. A display system according to claim 10, wherein the sensing network comprises a first sensing transistor and a second sensing transistor for connecting the monitor circuit to the monitoring line.
- 12. A display system according to claim 11, wherein the switch transistor is selected by a select line, and wherein the first sensing transistor is selected by a second select line, and wherein the second sensing transistor is selected by a third select line
- 13. A display system according to claim 8, wherein the first sensing transistor is allocated to each pixel, and wherein the second sensing switch is allocated to more than one first sensing transistor for more than one pixel.
- 14. A display system according to claim 1, wherein the one or more pixels form RGBW pixel array.
- 15. A display system according to claim 1, wherein a programming line is provided to the pixel for providing programming data and monitoring the change of the pixel.
- 16. A display system according to claim 1, wherein aging of the pixel is extracted based on the monitoring result, and wherein the programming data is calibrated based on the aging of the pixel.
- 17. A display system according to claim 1, wherein at least a part of the system is fabricated using amorphous silicon, poly silicon, nano/micro crystalline silicon, organic semiconductors technology, TFT, NMOS/PMOS technology, CMOS technology, MOSFET or combinations thereof.

18. A method of driving the display system, the display system comprising one or more than pixels, the method comprising the steps of:

at an extraction cycle, providing an operation signal to the pixel, monitoring a node in the pixel, extracting the aging of the pixel based on the monitoring result; and

at a programming cycle, calibrating programming data based on the extraction of the aging of the pixel and providing the programming data to the pixel.





2/38



FIG. 3A



FIG. 3B



**FIG. 4** 



FIG. 5







**FIG. 8** 

PCT/CA2007/000192 WO 2007/090287



FIG. 9A



FIG. 9B



**FIG. 10** 



# **1040**



**FIG. 12** 



**FIG. 13** 





**FIG. 14** 





FIG. 16B 16/38



**FIG. 17** 



**FIG. 18** 

### **1080**



**FIG. 19** 



**FIG. 20** 





**FIG. 21** 





23/38

## <u>1100</u>



**FIG. 24** 



<u>260</u>









28/38

### <u>1120</u>



**FIG. 29** 





**FIG. 31A** 



**FIG. 31B** 

### <u>370</u>



**FIG. 32** 



**FIG. 33** 



**FIG. 34** 



35/38



36/38



**FIG. 37** 



FIG. 38 38/38

#### INTERNATIONAL SEARCH REPORT

International application No. PCT/CA2007/000192

CLASSIFICATION OF SUBJECT MATTER IPC: **G09G-3/20**(2006.01); **G09G-3/32**(2006.01)

According to International Patent Classification (IPC) or to both national classification and IPC

#### FIELDS SEARCHED

Minimum documentation searched (classification system followed by classification symbols) IPC: G09G-3/20 (2006.01); G09G-3/32 (2006.01); Canadian Classes 375/1 - 375/20, 375/33 - 375/53

Documentation searched other than minimum documentation to the extent that such documents are included in the fields searched

Electronic database(s) consulted during the international search (name of data base, and, where practicable, search terms used):

Delphion, West, USPTO, Espacenet, Canadian Patent Database

drive transistor; switch transistor; pixel monitoring; pixel calibration; pixel change data; sensing network; sensing transistor; RGBW pixels; monitoring line; two select lines **Keywords:** 

#### DOCUMENTS CONSIDERED TO BE RELEVANT

| Category* | Citation of document, with indication, where appropriate, of the relevant passages                                                                                       | Relevant to claim No.   |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| X<br>Y    | US 6995519 (ARNOLD et al.) 7 February 2006 (07.02.2006), abstract; col 4, lines 4-27, col 6, lines 49-59; figs. 1a-5                                                     | 1-3, 6, 10, 15-18<br>14 |
| X<br>Y    | CA 2472671 (ALEXANDER et al.) 29 December 2005 (29.12.2005), abstract; claim s 2-7; description; figs 1-3, 9, 10                                                         | 1-4, 10, 15-18<br>14    |
| Y         | US 6771028 (WINTERS) 3 August 2004 (03.08.2004), abstract; col 1, lines 18-32                                                                                            | 14                      |
| A         | CA 2567076 (ALEXANDER et al.) 5 January 2006 (05.01.2006)<br>The whole document                                                                                          | 1-3, 6, 10, 15-18       |
| A         | CA 2522396 (BOLDT et al.) 11 November 2004 (11.11.2004) abstract, claims                                                                                                 | 1-18                    |
| X, P      | US 7106285 (NAUGLER et al.) 12 September 2006 (12.09.2006) abstract; col 1, line 55 - col 2, line 17, col 5, lines 26-51, col 8, line 55 - col 8, line 17; figs 1, 2, 3a | 1-3, 6-7, 10, 15-18     |

| Further documents are listed in the continuation of Box C. [ ] Patent family members are listed in annex. [X]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Special categories of cited documents:     "T"     document defining the general state of the art which is not considered to be of particular relevance     earlier application or patent but published on or after the international filing date     "L" document which may throw doubts on priority claim(s) or which is cited to establish the publication date of another citation or other special reason (as specified)     "O" document referring to an oral disclosure, use, exhibition or other means     "P" document published prior to the international filing date but later than the priority date claimed | later document published after the international filing date or priority date and not in conflict with the application but cited to understand the principle or theory underlying the invention document of particular relevance; the claimed invention cannot be considered novel or cannot be considered to involve an inventive step when the document is taken alone  "Y" document of particular relevance; the claimed invention cannot be considered to involve an inventive step when the document is combined with one or more other such documents, such combination being obvious to a person skilled in the art document member of the same patent family |  |  |  |  |
| Date of the actual completion of the international-type search 30 April 2007 (30-04-2007)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Date of mailing of the international-type search report 23 May 2007 (23-05-2007)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Name and mailing address of the ISA/CA  Canadian Intellectual Property Office  Place du Portage I, C114 - 1st floor, Box PCT  50 Victoria Street  Gatineau, Quebec K1A 0C9  Facsimile No. 001-819-953-2476                                                                                                                                                                                                                                                                                                                                                                                                                | Authorized officer Terry Cartile 819- 997-2951                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |

### INTERNATIONAL SEARCH REPORT

Information on patent family members

International application No. PCT/CA2007/000192

| Patent Document Cited in the Search Report |              | Publication<br>Date | Patent Family<br>Members                                                                                                               | Publication<br>Date(s)                                                                                       |
|--------------------------------------------|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
|                                            |              | (dd.mm.yyyy)        |                                                                                                                                        | (dd.mm.yyyy)                                                                                                 |
| X                                          | US 6995519   | 07.02.2006          | WO 05/055186 A1<br>US 20050110420 A1<br>KR 6134938 A<br>CN 1886774 A                                                                   | 16.06.2005<br>26.05.2005<br>28.12.2006<br>27.12.2006                                                         |
| ×                                          | CA 2472671   | 29.12.2005          | WO 06/000101 A1<br>CA 2567076                                                                                                          | 05.01.2006<br>05.01.2006                                                                                     |
| Y                                          | US 6771028   | 03.08.2004          | KR 4094353 A<br>JP 2004334204 A2<br>EP 1473690 A2<br>CN 1551079 A                                                                      | 09.11.2004<br>25.11.2004<br>03.11.2004<br>01.12.2004                                                         |
| A                                          | CA 2567076   | 05.01.2006          | WO 06/000101 A1<br>CA 2472671                                                                                                          | 05.01.2006<br>29.12.2005                                                                                     |
| A                                          | CA 2522396   | 11.11.2004          | WO 04/097783 A1<br>US 20060227085 A1<br>MX 5011291 A<br>KR 6012276 A<br>EP 1618549 A1<br>CN 1781135 A<br>BR 0409513 A<br>AU 4235139 AA | 11.11.2004<br>12.10.2006<br>25.05.2006<br>07.02.2006<br>25.01.2006<br>31.05.2006<br>18.04.2006<br>11.11.2004 |
| X, F                                       | P US 7106285 | 12.09.2006          | WO 05/101267 A2<br>WO 04/114264 A2<br>KR 6080124 A<br>EP 1668625 A2<br>CN 1826627 A<br>AU 5234023 AA                                   | 27.10.2005<br>29.12.2004<br>07.07.2006<br>14.06.2006<br>30.08.2006<br>27.10.2005                             |



| 专利名称(译)        | 用于发光器件显示器的方法和系统                                                             |         |            |  |  |
|----------------|-----------------------------------------------------------------------------|---------|------------|--|--|
| 公开(公告)号        | EP1987507A4                                                                 | 公开(公告)日 | 2010-04-21 |  |  |
| 申请号            | EP2007710608                                                                | 申请日     | 2007-02-09 |  |  |
| [标]申请(专利权)人(译) | 伊格尼斯创新公司                                                                    |         |            |  |  |
| 申请(专利权)人(译)    | IGNIS创新INC.                                                                 |         |            |  |  |
| 当前申请(专利权)人(译)  | IGNIS创新INC.                                                                 |         |            |  |  |
| [标]发明人         | NATHAN AROKIA<br>CHAJI REZA G                                               |         |            |  |  |
| 发明人            | NATHAN, AROKIA<br>CHAJI, REZA G.                                            |         |            |  |  |
| IPC分类号         | G09G3/20 G09G3/32                                                           |         |            |  |  |
| CPC分类号         | G09G3/3291 G09G3/3233 G09G2300/0842 G09G2320/0295 G09G2320/043 G09G2320/045 |         |            |  |  |
| 代理机构(译)        | MANITZ , FINSTERWALD & PARTNER GBR                                          |         |            |  |  |
| 优先权            | 2547671 2006-05-18 CA<br>2536398 2006-02-10 CA<br>2569156 2006-11-27 CA     |         |            |  |  |
| 其他公开文献         | EP1987507B1<br>EP1987507A1                                                  |         |            |  |  |
| 外部链接           | Espacenet                                                                   |         |            |  |  |

### 摘要(译)

提供了一种用于发光器件显示器的方法和系统。该系统包括一个或多个像素,每个像素具有发光器件,用于驱动发光器件的驱动晶体管,以及用于选择像素的开关晶体管;以及用于监视和提取像素的变化以校准像素的编程数据的电路。使用监控结果校准编程数据。